SLASEF5B January 2019 – December 2021 MSP430FR5041 , MSP430FR5043 , MSP430FR50431 , MSP430FR6041 , MSP430FR6043 , MSP430FR60431
PRODUCTION DATA
Figure 9-17 shows the port diagram. Table 9-39 summarizes the selection of the pin function.
| PIN NAME (P4.x) | PN 80 | PM RGC 64 | FUNCTION | CONTROL BITS OR SIGNALS (1) | |||
|---|---|---|---|---|---|---|---|
| P4DIR.x | P4SEL1.x | P4SEL0.x | LCDSz | ||||
| P4.1/UCA0CLK/TB0.4/ UCA3SOMI/UCA3RXD/ LCDS15 | 35 | 29 | P4.1 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| UCA0CLK | X(2) | 0 | 1 | 0 | |||
| TB0.CCI4B | 0 | 1 | 0 | 0 | |||
| TB0.4 | 1 | ||||||
| UCA3SOMI/UCA3RXD | X(3) | 1 | 1 | 0 | |||
| Sz (4) | X | X | X | 1 | |||
| P4.2/UCA0STE/TB0.5/ UCA3SIMO/UCA3TXD/ LCDS14 | 36 | 30 | P4.2 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| UCA0STE | X(2) | 0 | 1 | 0 | |||
| TB0.CCI5B | 0 | 1 | 0 | 0 | |||
| TB0.5 | 1 | ||||||
| UCA3SIMO/UCA3TXD | X(3) | 1 | 1 | 0 | |||
| Sz (4) | X | X | X | 1 | |||
| P4.3/UCA0SIMO/ UCA0TXD/LCDS13 | 37 | 31 | P4.3 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| UCA0SIMO/UCA0TXD | X(2) | 0 | 1 | 0 | |||
| N/A | 0 | 1 | 0 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (4) | X | X | X | 1 | |||
| P4.4/UCA0SOMI/ UCA0RXD/LCDS12 | 38 | 32 | P4.4 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| UCA0SOMI/UCA0RXD | X(2) | 0 | 1 | 0 | |||
| N/A | 0 | 1 | 0 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (4) | X | X | X | 1 | |||
| P4.5/TA0LCK/TA1CLK/ LCDS11 | 39 | -- | P4.5 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TA0CLK | 0 | 0 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| TA1CLK | 0 | 1 | 0 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (4) | X | X | X | 1 | |||
| P4.6/TB0CLK/TA4CLK/ LCDS10 | 40 | -- | P4.6 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| TB0CLK | 0 | 0 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| TA4CLK | 0 | 1 | 0 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (4) | X | X | X | 1 | |||
| P4.7/DMAE0/LCDS9 | 42 | -- | P4.7 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
| N/A | 0 | 0 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| DMAE0 | 0 | 1 | 0 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| N/A | 0 | 1 | 1 | 0 | |||
| Internally tied to DVSS | 1 | ||||||
| Sz (4) | X | X | X | 1 | |||