SLLS552G December   2002  – September 2022 SN65HVD20 , SN65HVD21 , SN65HVD22 , SN65HVD23 , SN65HVD24

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Description (continued)
  6. Device Comparison
  7. Pin Configuration and Functions
  8. Specifications
    1. 8.1  Absolute Maximum Ratings
    2. 8.2  ESD Ratings
    3. 8.3  Recommended Operating Conditions
    4. 8.4  Thermal Information
    5. 8.5  Driver Electrical Characteristics
    6. 8.6  Receiver Electrical Characteristics
    7. 8.7  Driver Switching Characteristics
    8. 8.8  Receiver Switching Characteristics
    9. 8.9  Receiver Equalization Characteristics
    10. 8.10 Power Dissipation
    11. 8.11 Typical Characteristics
  9. Parameter Measurement Information
  10. 10Detailed Description
    1. 10.1 Overview
    2. 10.2 Functional Block Diagram
    3. 10.3 Feature Description
    4. 10.4 Device Functional Modes
      1. 10.4.1 Test Mode Driver Disable
      2. 10.4.2 Equivalent Input and Output Schematic Diagrams
  11. 11Application and Implementation
    1. 11.1 Application Information
    2. 11.2 Typical Application
      1. 11.2.1 Design Requirements
      2. 11.2.2 Detailed Design Procedure
        1. 11.2.2.1 Noise Considerations for Equalized Receivers
      3. 11.2.3 Application Curves
  12. 12Power Supply Recommendations
  13. 13Layout
    1. 13.1 Layout Guidelines
    2. 13.2 Layout Example
  14. 14Device and Documentation Support
    1. 14.1 Receiving Notification of Documentation Updates
    2. 14.2 Support Resources
    3. 14.3 Trademarks
    4. 14.4 Electrostatic Discharge Caution
    5. 14.5 Glossary
  15. 15Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Device Functional Modes

The driver and receiver behavior for different input conditions are shown in Table 10-1 and Table 10-2, respectively.

Table 10-1 Driver Function Table(1)
DEVICEINPUTENABLEOUTPUTS
DDEAB
SN65HVD2[0,1,2]HHHL
LHLH
XLZZ
XOPENZZ
OPENHHL
SN65HVD2[3,4]HHHL
LHLH
XLZZ
XOPENZZ
OPENHLH
Legend: H = high level, L = low level, X = don’t care, Z = high impedance (off), ? = indeterminate
Table 10-2 Receiver Function Table(1)
DIFFERENTIAL INPUT
VID = (VA – VB)
ENABLE
RE
OUTPUT
R
0.2 V ≤ VIDLH
–0.2 V < VID < 0.2 VLH(2)
VID ≤ –0.2 VLL
XHZ
XOPENZ
Open circuitLH
Short CircuitLH
Idle (terminated) busLH
H = high level, L = low level, Z = high impedance (off)
If the differential input VID remains within the transition range for more than 250 µs, the integrated failsafe circuitry detects a bus fault, and set the receiver output to a high state. See Figure 9-15.
GUID-7A8CBDBB-D3B5-4331-931D-1EE3A7DCABC6-low.gifFigure 10-3 Logic Diagram