SLASFD8 May 2025 TAS5830
PRODUCTION DATA
The TAS5830 devices have flexible systems for clocking. Internally, the device requires several clocks, mostly at related clock rates to function correctly. All of these clocks can be derived from the Serial Audio Interface.
Figure 6-2 Audio Flow with Respective ClocksFigure 6-2 shows the basic data flow and clock Distribution.
The Serial Audio Interface typically has 3 connection pins which are listed as follows:
The device has an internal PLL that is used to take SCLK and create the higher-rate clocks required by the DSP and the DAC clock.
The TAS5830 device has an audio sampling rate detection circuit that automatically senses which frequency the sampling rate is operating. Common audio sampling frequencies of 32kHz, 44.1kHz – 48kHz, 88.2kHz – 96kHz, and 176.4kHz – 192kHz are supported. The sampling frequency detector sets the clock for DAC and DSP automatically.
If the input LRCLK/SCLK stopped during music playing, the TAS5830 DSP switches to sleep state and waits for the clock recovery (Class D output switches to Hi-Z automatically ), once LRCLK/SCLK recovered, TAS5830 auto recovers to the play mode. There is no need to reload the DSP code.