SLLSFE8B November 2024 – November 2025 TCAN2845-Q1 , TCAN2847-Q1
PRODUCTION DATA
| PIN | TYPE | DESCRIPTION | ||
|---|---|---|---|---|
| NO. | TCAN2845-Q1 | TCAN2847-Q1 | ||
| 1 | WAKE2 | WAKE2 | High voltage | Local wake input terminal, High voltage capable |
| 2 | WAKE1 | WAKE1 | High voltage | Local wake input terminal, High voltage capable |
| 3 | LIMP | LIMP | High voltage | Limp home output (Active low; open-drain output) |
| 4 | HSS4 | HSS4 | High voltage | High side switch |
| 5 | HSS3 | HSS3 | High voltage | High side switch |
| 6 | HSS2 | HSS2 | High voltage | High side switch |
| 7 | HSS1 | HSS1 | High voltage | High side switch |
| 8 | VHSS | VHSS | Power | High side switch power |
| 9 | VSUP | VSUP | High voltage power | High voltage supply from the battery |
| 10 | VEXMON | VEXMON | Power | External PNP emitter connection, shunt connection. Connect to VSUP if external PNP LDO is not used. DO not leave floating. |
| 11 | VEXCTRL | VEXCTRL | Power | External PNP base control |
| 12 | VEXCC | VEXCC | Power | External PNP collector connection feedback |
| 13 | VCC1 | VCC1 | Power | LDO supply output: 3.3V or 5V |
| 14 | nRST | nRST | Digital | VCC output monitor pin (active low) and device reset input |
| 15 | nINT | nINT | Digital | Interrupt output (active low) |
| 16 | SW | SW | Digital | Programming mode input pin (SPI configurable active high or active low) |
| 17 | SCK | SCK | Digital | SPI clock input |
| 18 | SDI | SDI | Digital | SPI data input |
| 19 | SDO | SDO | Digital | SPI data output |
| 20 | nCS | nCS | Digital | Chip select input (active low) |
| 21 | NU | LTXD | Digital | LIN transmit data input
(low for dominant and high for recessive bus states). NU is not used and must not be connected to anything. |
| 22 | NU | LRXD | Digital | LIN receive data output
(low for dominant and high for recessive bus states), tri-state. NU is not used and must not be connected to anything. |
| 23 | CTXD | CTXD | Digital | CAN transmit data input (low for dominant and high for recessive bus states). |
| 24 | CRXD | CRXD | Digital | CAN receive data output (low for dominant and high for recessive bus states), tri-state. |
| 25 | GFO | GFO | Digital | Function output pin (SPI configurable) |
| 26 | VCC2 | VCC2 | Power | 5V LDO output |
| 27 | VCAN | VCAN | power | CAN FD transceiver 5V power supply input |
| 28 | CANH | CANH | Bus I/O | High level CAN bus I/O line |
| 29 | CANL | CANL | Bus I/O | Low level CAN bus I/O line |
| 30 | GND | GND | Power | Ground connection: Must be soldered to ground |
| 31 | NU | LIN | High voltage I/O | LIN bus input/output pin: NU is not used and must not be connected to anything. |
| 32 | WAKE3/DIR | WAKE3/DIR | High voltage | Local wake input
terminal, High voltage capable. Direct drive to control any HSSx when configured |
| PAD(1) | GND | GND | Power | Ground connection: Must be soldered to ground |