SCBS881E January   2010  – October 2018 TMS3705

PRODUCTION DATA.  

  1. 1Device Overview
    1. 1.1 Features
    2. 1.2 Applications
    3. 1.3 Description
    4. 1.4 Functional Block Diagram
  2. 2Revision History
  3. 3Device Characteristics
    1. 3.1 Related Products
  4. 4Terminal Configuration and Functions
    1. 4.1 Pin Diagram
    2. 4.2 Signal Descriptions
      1. Table 4-1 Signal Descriptions
  5. 5Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Electrical Characteristics
    5. 5.5 Thermal Resistance Characteristics for D (SOIC) Package
    6. 5.6 Switching Characteristics
    7. 5.7 Timing Diagrams
  6. 6Detailed Description
    1. 6.1  Power Supply
    2. 6.2  Oscillator
    3. 6.3  Predrivers
    4. 6.4  Full Bridge
    5. 6.5  RF Amplifier
    6. 6.6  Band-Pass Filter and Limiter
    7. 6.7  Diagnosis
    8. 6.8  Power-on Reset
    9. 6.9  Frequency Divider
    10. 6.10 Digital Demodulator
    11. 6.11 Transponder Resonance-Frequency Measurement
    12. 6.12 SCI Encoder
    13. 6.13 Control Logic
    14. 6.14 Test Pins
  7. 7Applications, Implementation, and Layout
    1. 7.1 Application Diagram
  8. 8Device and Documentation Support
    1. 8.1 Getting Started and Next Steps
    2. 8.2 Device Nomenclature
    3. 8.3 Tools and Software
    4. 8.4 Documentation Support
    5. 8.5 Community Resources
    6. 8.6 Trademarks
    7. 8.7 Electrostatic Discharge Caution
    8. 8.8 Export Control Notice
    9. 8.9 Glossary
  9. 9Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Electrical Characteristics

VDD = 4.5 V to 5.5 V, fosc = 4 MHz, F_SEL = high, over operating free-air temperature range (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
Power Supply (VDD, VSS/VSSB, VDDA, VSSA)
IDD Supply current Sum of supply currents in Charge phase, without antenna load 8 20 mA
ISleep Supply current, Sleep state Sum of supply currents in Sleep state, without I/O currents 0.015 0.2 mA
Oscillator (OSC1, OSC2)
gosc Transconductance fosc = 4 MHz, 0.5 Vpp at OSC1 0.5 2 5 mA/V
Cin Input capacitance at OSC1(1) 10 pF
Cout Output capacitance at OSC2(1) 10 pF
Logic Inputs (TXCT, F_SEL, OSC1)
Rpullup Pullup resistance TXCT 120 500 kΩ
F_SEL 10 500
Logic Outputs (SCIO, D_TST)
VOH High-level output voltage 0.8 VDD V
VOL Low-level output voltage 0.2 VDD V
Full-Bridge Outputs (ANT1, ANT2)
ΣRds_on Sum of drain-source resistances Full-bridge N-channel and P-channel MOSFETs at driver current Iant = 50 mA 7 14
Duty cycle P-channel MOSFETs of full bridge 38% 40% 42%
ton1/ton2 Symmetry of pulse durations for the P‑channel MOSFETs of full bridge 96% 104.5%
Ioc Threshold for overcurrent protection 220 1100 mA
toc Switch-off time of overcurrent protection Short to ground with 3 Ω 0.25 10 µs
tdoc Delay for switching on the full bridge after an overcurrent 2 2.05 2.1 ms
Ileak Leakage current 1 µA
Analog Module (SENSE, SFB, A_TST)
ISENSE Input current SENSE, In charge phase –2 2 mA
VDCREF/ VDD DC reference voltage of RF amplifier, related to VDD 9.25% 10% 11%
GBW Gain-bandwidth product of RF amplifier At 500 kHz with external components to achieve a voltage gain of minimum 4‑mVpp and 5-mVpp input signal 2 MHz
φO Phase shift of RF amplifier At 134 kHz with external components to achieve a voltage gain of 5-mVpp and 20‑mVpp input signal 16 °
Vsfb Peak-to-peak input voltage of band pass at which the limiter comparator should toggle(2) At 134 kHz (corresponds to a minimal total gain of 1000) 5 mV
flow Lower cut-off frequency of band-pass filter(3) 24 60 100 kHz
fhigh Higher cut-off frequency of band-pass filter(3) 160 270 500 kHz
ΔVhys Hysteresis of limiter A_TST pin used as input, D_TST pin as output, offset level determined by band-pass stage 25 50 135 mV
Diagnosis (SENSE)
Idiag Current threshold for operating antenna(4) 80 240 µA
Phase-Locked Loop (D_TST)
fpll PLL frequency 15.984 16 16.0166 MHz
Δf/fpll Jitter of the PLL frequency 6%
Power-On Reset (POR)
Vpor_r POR threshold voltage, rising VDD rising with low slope 1.9 3.5 V
Vpor_f POR threshold voltage, falling VDD falling with low slope 1.3 2.6 V
Specified by design
Specified by design; functional test done for input voltage of 90 mVpp.
Band-pass filter tested at three different frequencies: fmid = 134 kHz and gain > 30 dB; flow = 24 kHz; fhigh = 500 kHz. Attenuation < –3 dB (reference = measured gain at fmid = 134 kHz).
Internal resistance switched on and much lower than external SENSE resistance.