



### 1-W MONO AUDIO POWER AMPLIFIER

#### **FEATURES**

- 1-W BTL Output (5 V, 0.2 % THD+N)
- 3.3-V and 5-V Operation
- No Output Coupling Capacitors Required
- Shutdown Control (I<sub>DD</sub> = 0.6 μA)
- Headphone Interface Logic
- Uncompensated Gains of 2 to 20 (BTL Mode)
- Surface-Mount Packaging
- Thermal and Short-Circuit Protection
- High Power Supply Rejection(56-dB at 1 kHz)
- LM4860 Drop-In Compatible

#### **D PACKAGE** (TOP VIEW) GND [ ☐ GND SHUTDOWN I $\square$ $V_02$ 15 HP-SENSE □ □ IN+ GND □□ □ IN-□ V<sub>DD</sub> BYPASS I 12 HP-IN1 □ 11 □□ GAIN HP-IN2 □ □ V<sub>0</sub>1 GND $\square$ $\square$ GND

#### DESCRIPTION

The TPA4860 is a bridge-tied load (BTL) audio power amplifier capable of delivering 1 W of continuous average power into an  $8-\Omega$  load at 0.4 % THD+N from a 5-V power supply in voiceband frequencies (f < 5 kHz). A BTL configuration eliminates the need for external coupling capacitors on the output in most applications. Gain is externally configured by means of two resistors and does not require compensation for settings of 2 to 20. Features of this amplifier are a shutdown function for power-sensitive applications as well as headphone interface logic that mutes the output when the speaker drive is not required. Internal thermal and short-circuit protection increases device reliability. It also includes headphone interface logic circuitry to facilitate headphone applications. The amplifier is available in a 16-pin SOIC surface-mount package that reduces board space and facilitates automated assembly.

### TYPICAL APPLICATION CIRCUIT





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **AVAILABLE OPTIONS**

| _             | PACKAGED DEVICE   |  |
|---------------|-------------------|--|
| 'A            | SMALL OUTLINE (D) |  |
| –40°C to 85°C | TPA4860D          |  |

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                              | UNIT                                              |
|------------------|--------------------------------------------------------------|---------------------------------------------------|
| $V_{DD}$         | Supply voltage                                               | 6 V                                               |
| VI               | Input voltage                                                | -0.3 V to V <sub>DD</sub> +0.3 V                  |
|                  | Continuous total power dissipation                           | Internally Limited (See Dissipation Rating Table) |
| T <sub>A</sub>   | Operating free-air temperature range                         | −40°C to 85°C                                     |
| T <sub>stg</sub> | Storage temperature range                                    | −65°C to 150°C                                    |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                                             |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------|-----------------|-----------------------|-----------------------|
| D       | 1250 mW               | 10 mW/°C        | 800 mW                | 650 mW                |

### RECOMMENDED OPERATING CONDITIONS

|                 |                                |                         | MIN  | MAX | UNIT |
|-----------------|--------------------------------|-------------------------|------|-----|------|
| $V_{DD}$        | Supply voltage                 |                         | 2.7  | 5.5 | V    |
|                 | O                              | V <sub>DD</sub> = 3.3 V | 1.25 | 2.7 | V    |
| V <sub>IC</sub> | Common-mode input voltage      | $V_{DD} = 5 V$          | 1.25 | 4.5 | V    |
| T <sub>A</sub>  | Operating free-air temperature |                         | -40  | 85  | °C   |



### **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature range,  $V_{\rm DD}$  = 3.3 V (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                  | TPA4860 |     |     | UNIT |
|---------------------|-------------------------------------------------|----------------------------------|---------|-----|-----|------|
|                     | FARAINETER                                      | TEST CONDITIONS                  | MIN     | TYP | MAX | UNIT |
| V <sub>oo</sub>     | Output offset voltage (measured differentially) | See (1)                          |         | 5   | 20  | mV   |
|                     | Supply ripple rejection ratio                   | V <sub>DD</sub> = 3.2 V to 3.4 V |         | 75  |     | dB   |
| I <sub>DD</sub>     | Quiescent current                               |                                  |         | 2.5 |     | mA   |
| I <sub>DD(M)</sub>  | Quiescent current, mute mode                    |                                  |         | 750 |     | μA   |
| I <sub>DD(SD)</sub> | Quiescent current, shutdown mode                |                                  |         | 0.6 |     | μA   |
| V <sub>IH</sub>     | High-level input voltage (HP-IN)                |                                  |         | 1.7 |     | V    |
| V <sub>IL</sub>     | Low-level input voltage (HP-IN)                 |                                  |         | 1.7 |     | V    |
| V <sub>OH</sub>     | High-level output voltage (HP-SENSE)            | I <sub>O</sub> = 100 μA          | 2.5     | 2.8 |     | V    |
| V <sub>OL</sub>     | Low-level output voltage (HP-SENSE)             | I <sub>O</sub> = -100 μA         |         | 0.2 | 0.8 | V    |

<sup>(1)</sup> At 3 V <  $V_{DD}$  < 5 V the dc output voltage is approximately  $V_{DD}/2$ .

### **OPERATING CHARACTERISTICS**

 $V_{DD}$  = 3.3 V,  $T_A$  = 25°C,  $R_L$  = 8  $\Omega$ 

| DADAMETED       |                                                | TEST CONDITIONS |                        | TPA4860            |     |     | LINUT |      |
|-----------------|------------------------------------------------|-----------------|------------------------|--------------------|-----|-----|-------|------|
|                 | PARAMETER                                      |                 | TEST CONDIT            | IONS               | MIN | TYP | MAX   | UNIT |
| D (1)           |                                                |                 | THD = 0.2%, f = 1 kHz, | A <sub>V</sub> = 2 |     | 350 |       | mW   |
| Po              | Output power (1)                               |                 | THD = 2%, f = 1 kHz,   | A <sub>V</sub> = 2 |     | 500 |       | mW   |
| B <sub>OM</sub> | B <sub>OM</sub> Maximum output power bandwidth |                 | Gain = 10,             | THD = 2%           |     | 20  |       | kHz  |
| B <sub>1</sub>  | Unity-gain bandwidth                           |                 | Open loop              |                    |     | 1.5 |       | MHz  |
|                 | Cumply ripple rejection ratio                  | BTL             | f = 1 kHz              |                    |     | 56  |       | dB   |
|                 | Supply ripple rejection ratio                  | SE              | f = 1 kHz              |                    |     | 30  |       | dB   |
| V <sub>n</sub>  | Noise output voltage <sup>(2)</sup>            |                 | Gain = 2               |                    |     | 20  |       | μV   |

<sup>(1)</sup> Output power is measured at the output terminals of the device.

<sup>(2)</sup> Noise voltage is measured in a bandwidth of 20 Hz to 20 kHz.



### **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature range,  $V_{\rm DD}$  = 5 V (unless otherwise noted)

|                     | PARAMETER                            | TEST CONDITIONS                  | TPA4860 |     |     | UNIT |
|---------------------|--------------------------------------|----------------------------------|---------|-----|-----|------|
|                     | PARAMETER                            | TEST CONDITIONS                  | MIN     | TYP | MAX | UNII |
| Voo                 | Output offset voltage                | See (1)                          |         | 5   | 20  | mV   |
|                     | Supply ripple rejection ratio        | V <sub>DD</sub> = 4.9 V to 5.1 V |         | 70  |     | dB   |
| I <sub>DD</sub>     | Supply current                       |                                  |         | 3.5 |     | mA   |
| I <sub>DD(M)</sub>  | Supply current, mute                 |                                  |         | 750 |     | μA   |
| I <sub>DD(SD)</sub> | Supply current, shutdown             |                                  |         | 0.6 |     | μA   |
| V <sub>IH</sub>     | High-level input voltage (HP-IN)     |                                  |         | 2.5 |     | V    |
| V <sub>IL</sub>     | Low-level input voltage (HP-IN)      |                                  |         | 2.5 |     | V    |
| V <sub>OH</sub>     | High-level output voltage (HP-SENSE) | I <sub>O</sub> = 500 μA          | 2.5     | 2.8 |     | V    |
| $V_{OL}$            | Low-level output voltage (HP-SENSE)  | I <sub>O</sub> = -500 μA         |         | 0.2 | 0.8 | V    |

<sup>(1)</sup> At 3 V <  $V_{DD}$  < 5 V the dc output voltage is approximately  $V_{DD}/2$ .

### **OPERATING CHARACTERISTICS**

 $V_{DD}$  = 5 V,  $T_A$  = 25°C,  $R_L$ = 8  $\Omega$ 

|                 | PARAMETER                                          |     | TEST CONDITIONS        |                    | TPA4860 |      |     | UNIT |
|-----------------|----------------------------------------------------|-----|------------------------|--------------------|---------|------|-----|------|
|                 | PARAMETER                                          |     | TEST CONDITI           | TEST CONDITIONS    |         | TYP  | MAX | UNII |
| В               | Output power (1)                                   |     | THD = 0.2%, f = 1 kHz, | A <sub>V</sub> = 2 |         | 1000 |     | mW   |
| Po              | Output power (*)                                   |     | THD = 2%, f = 1 kHz,   | A <sub>V</sub> = 2 |         | 1100 |     | mW   |
| B <sub>OM</sub> | B <sub>OM</sub> Maximum output power bandwidth     |     | Gain = 10,             | THD = 2%           |         | 20   |     | kHz  |
| B <sub>1</sub>  | Unity-gain bandwidth                               |     | Open loop              |                    |         | 1.5  |     | MHz  |
|                 | Cumply simple selection setie                      | BTL | f = 1 kHz              |                    |         | 56   |     | dB   |
|                 | Supply ripple rejection ratio                      | SE  | f = 1 kHz              |                    |         | 30   | ·   | dB   |
| V <sub>n</sub>  | V <sub>n</sub> Noise output voltage <sup>(2)</sup> |     | Gain = 2               |                    |         | 20   |     | μV   |

<sup>(1)</sup> Output power is measured at the output terminals of the device.

<sup>(2)</sup> Noise voltage is measured in a bandwidth of 20 Hz to 20 kHz.



### **TYPICAL CHARACTERISTICS**

### **Table of Graphs**

|                 |                                      |                         | FIGURE                            |
|-----------------|--------------------------------------|-------------------------|-----------------------------------|
| V <sub>oo</sub> | Output offset voltage                | Distribution            | 1,2                               |
| I <sub>DD</sub> | Supply current distribution          | vs Free-air temperature | 3,4                               |
| TUD.N           | Total harmonia distantian plus paise | vs Frequency            | 5, 6, 7, 8, 9, 10,11,15, 16,17,18 |
| THD+N           | Total harmonic distortion plus noise | vs Output power         | 12, 13, 14, 19,20,21              |
| I <sub>DD</sub> | Supply current                       | vs Supply voltage       | 22                                |
| V <sub>n</sub>  | Output noise voltage                 | vs Frequency            | 23, 24                            |
|                 | Maximum package power dissipation    | vs Free-air temperature | 25                                |
|                 | Power dissipation                    | vs Output power         | 26, 27                            |
|                 | Maximum output power                 | vs Free-air temperature | 28                                |
|                 | Output name                          | vs Load resistance      | 29                                |
| Output power    | vs Supply voltage                    | 30                      |                                   |
|                 | Open-loop frequency response         | vs Frequency            | 31                                |
|                 | Supply ripple rejection ratio        | vs Frequency            | 32, 33                            |

### DISTRIBUTION OF TPA4860 OUTPUT OFFSET VOLTAGE



### DISTRIBUTION OF TPA4860 OUTPUT OFFSET VOLTAGE





### SUPPLY CURRENT DISTRIBUTION vs FREE-AIR TEMPERATURE



Figure 3.

# TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



SUPPLY CURRENT DISTRIBUTION VS FREE-AIR TEMPERATURE



Figure 4.

### TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 6.



### TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 7.

### TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 8.

# TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 9.

# TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 10.



### TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 11.

### TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER



TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER



Figure 12.

# TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER



Figure 14.



### TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 15.

# FREQUENCY

**TOTAL HARMONIC DISTORTION + NOISE** 



Figure 16.

# TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 17.

# TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



Figure 18.



### TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER



### TOTAL HARMONIC DISTORTION + NOISE



Figure 21.

### TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER



Figure 20.

#### SUPPLY CURRENT VS SUPPLY VOLTAGE



Figure 22.









Figure 25.

OUTPUT NOISE VOLTAGE
vs
FREQUENCY



Figure 24.

## POWER DISSIPATION vs OUTPUT POWER



Power Dissipation – W

Figure 26.







Figure 27.

### OUTPUT POWER



Figure 29.

# MAXIMUM OUTPUT POWER vs FREE-AIR TEMPERATURE



Figure 28.

# OUTPUT POWER vs SUPPLY VOLTAGE



Figure 30.









### **APPLICATION INFORMATION**

#### BRIDGED-TIED LOAD VERSUS SINGLE-ENDED MODE

Figure 34 shows a linear audio power amplifier (APA) in a bridge-tied load (BTL) configuration. A BTL amplifier actually consists of two linear amplifiers driving both ends of the load. There are several potential benefits to this differential drive configuration but initially let us consider power to the load. The differential drive to the speaker means that as one side is slewing up the other side is slewing down and vice versa. This, in effect, doubles the voltage swing on the load as compared to a ground-referenced load. Plugging twice the voltage into the power equation, where voltage is squared, yields 4 times the output power from the same supply rail and load impedance (see Equation 1).

$$V_{(RMS)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$

$$Power = \frac{V_{(RMS)}^{2}}{R_{L}}$$
(1)



Figure 34. Bridge-Tied Load Configuration

In a typical computer sound channel operating at 5 V, bridging raises the power into an 8- $\Omega$  speaker from a singled-ended (SE) limit of 250 mW to 1 W. In sound power, that is a 6-dB improvement which is loudness that can be heard. In addition to increased power there are frequency response concerns; consider the single-supply SE configuration shown in Figure 35. A coupling capacitor is required to block the dc offset voltage from reaching the load. These capacitors can be quite large (approximately 40  $\mu$ F to 1000  $\mu$ F); so, they tend to be expensive, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system. This frequency-limiting effect is due to the high-pass filter network created with the speaker impedance and the coupling capacitance and is calculated with Equation 2.

$$f_{C} = \frac{1}{2\pi R_{L} C_{C}} \tag{2}$$

For example, a  $68-\mu F$  capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



### **APPLICATION INFORMATION (continued)**



Figure 35. Single-Ended Configuration

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces 4 times the output power of the SE configuration. Internal dissipation versus output power is discussed further in the *thermal considerations* section.

#### **BTL AMPLIFIER EFFICIENCY**

Linear amplifiers are notoriously inefficient. The primary cause of these inefficiencies is voltage drop across the output stage transistors. The internal voltage drop has two components. One is the headroom or dc voltage drop that varies inversely to output power. The second component is due to the sine-wave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{DD}$ . The internal voltage drop multiplied by the RMS value of the supply current,  $I_{DD(RMS)}$ , determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 36).



Figure 36. Voltage and Current Waveforms for BTL Amplifiers

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistor are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. The following equations are the basis for calculating amplifier efficiency.



### **APPLICATION INFORMATION (continued)**

Efficiency = 
$$\frac{P_L}{P_{SUP}}$$

Where:

$$V_{L(RMS)} = \frac{V_{P}}{\sqrt{2}}$$

$$P_{L} = \frac{V_{L(RMS)}^{2}}{R_{L}} = \frac{V_{P}^{2}}{2R_{L}}$$

$$P_{SUP} = V_{DD}I_{DD(RMS)} = \frac{V_{DD}2V_{P}}{\pi R_{L}}$$

$$I_{DD(RMS)} = \frac{2V_{P}}{\pi R_{L}}$$
(3)

Efficiency of a BTL configuration 
$$=\frac{\pi V_{P}}{2V_{DD}} = \frac{\pi \left(\frac{P_{L}R_{L}}{2}\right)^{1/2}}{2V_{DD}}$$
 (4)

Table 1 employs Equation 4 to calculate efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased, resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a stereo 1-W audio system with 8- $\Omega$  loads and a 5-V supply, the maximum draw on the power supply is almost 3.25 W.

 Table 1. Efficiency vs Output Power in 5-V 8-Ω BTL Systems

 PEAK-TO-PEAK
 INTERIOR

| OUTPUT POWER<br>(W) | EFFICIENCY<br>(%) | PEAK-TO-PEAK<br>VOLTAGE<br>(V) | INTERNAL<br>DISSIPATION<br>(W) |
|---------------------|-------------------|--------------------------------|--------------------------------|
| 0.25                | 31.4              | 2.00                           | 0.55                           |
| 0.50                | 44.4              | 2.83                           | 0.62                           |
| 1.00                | 62.8              | 4.00                           | 0.59                           |
| 1.25                | 70.2              | 4.47 <sup>(1)</sup>            | 0.53                           |

<sup>(1)</sup> High peak voltages cause the THD to increase.

A final point to remember about linear amplifiers whether they are SE or BTL configured is how to manipulate the terms in the efficiency equation to utmost advantage when possible. Note that in Equation 4,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up.

For example, if the 5-V supply is replaced with a 10-V supply (TPA4860 has a maximum recommended  $V_{DD}$  of 5.5 V) in the calculations of Table 1, then efficiency at 1 W would fall to 31% and internal power dissipation would rise to 2.18 W from 0.59 W at 5 V. Then, for a stereo 1-W system from a 10-V supply, the maximum draw would be almost 6.5 W. Choose the correct supply voltage and speaker impedance for the application.



### **SELECTION OF COMPONENTS**

Figure 37 is a schematic diagram of a typical notebook computer application circuit.



Figure 37. TPA4860 Typical Notebook Computer Application Circuit

#### Gain Setting Resistors, R<sub>F</sub> and R<sub>I</sub>

The gain for the TPA4860 is set by resistors R<sub>F</sub> and R<sub>I</sub> according to Equation 5.

$$Gain = -2\left(\frac{R_F}{R_I}\right) \tag{5}$$

BTL mode operation brings about the factor of 2 in the gain equation due to the inverting amplifier mirroring the voltage swing across the load. Given that the TPA4860 is a MOS amplifier, the input impedance is high; consequently, input leakage currents are not generally a concern although noise in the circuit increases as the value of  $R_F$  increases. In addition, a certain range of  $R_F$  values is required for proper start-up operation of the amplifier. Taken together, it is recommended that the effective impedance seen by the inverting node of the amplifier be set between 5 k $\Omega$  and 20 k $\Omega$ . The effective impedance is calculated in Equation 6.

Effective Impedance = 
$$\frac{R_F R_I}{R_F + R_I}$$
 (6)

As an example, consider an input resistance of 10 k $\Omega$  and a feedback resistor of 50 k $\Omega$ . The gain of the amplifier would be -10 and the effective impedance at the inverting terminal would be 8.3 k $\Omega$ , which is well within the recommended range.

For high-performance applications metal film resistors are recommended because they tend to have lower noise levels than carbon resistors. For values of  $R_F$  above 50  $k\Omega$ , the amplifier tends to become unstable due to a pole formed from  $R_F$  and the inherent input capacitance of the MOS input structure. For this reason, a small compensation capacitor of approximately 5 pF should be placed in parallel with  $R_F$ . In effect, this creates a low-pass filter network with the cutoff frequency defined in Equation 7.



$$f_{c(lowpass)} = \frac{1}{2\pi R_F C_F}$$
 (7)

For example, if  $R_F$  is 100 k $\Omega$  and  $C_F$  is 5 pF, then  $f_c$  is 318 kHz, which is well outside of the audio range.

### Input Capacitor, C<sub>I</sub>

In the typical application, an input capacitor,  $C_I$  is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case,  $C_I$  and  $R_I$  form a high-pass filter with the corner frequency determined in Equation 8.

$$f_{c(highpass)} = \frac{1}{2\pi R_I C_I}$$
 (8)

The value of  $C_l$  is important to consider as it directly affects the bass (low-frequency) performance of the circuit. Consider the example where  $R_l$  is 10 k $\Omega$  and the specification calls for a flat bass response down to 40 Hz. Equation 8 is reconfigured as Equation 9.

$$C_{\parallel} = \frac{1}{2\pi R_{\parallel} f_{c}} \tag{9}$$

In this example,  $C_l$  is 0.40  $\mu F$ ; so, one would likely choose a value in the range of 0.47  $\mu F$  to 1  $\mu F$ . A further consideration for this capacitor is the leakage path from the input source through the input network  $(R_l, C_l)$  and the feedback resistor  $(R_F)$  to the load. This leakage current creates a dc-offset voltage at the input to the amplifier that reduces useful headroom, especially in high-gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the dc level there is held at  $V_{DD}/2$ , which is likely higher that the source dc level. Note that it is important to confirm the capacitor polarity in the application.

### POWER SUPPLY DECOUPLING Cs

The TPA4860 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F placed as close as possible to the device  $V_{DD}$  lead, works best. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10  $\mu$ F or greater placed near the power amplifier is recommended.

### MIDRAIL BYPASS CAPACITOR, CR

The midrail bypass capacitor,  $C_B$ , serves several important functions. During start-up or recovery from shutdown mode,  $C_B$  determines the rate at which the amplifier starts up. This helps to push the start-up pop noise into the subaudible range (so low it cannot be heard). The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier. The capacitor is fed from a 25-k $\Omega$  source inside the amplifier. To keep the start-up pop as low as possible, the relationship shown in Equation 10 should be maintained.

$$\frac{1}{\left(\mathsf{C}_{\mathsf{B}}\times25\,\mathsf{k}\Omega\right)} \le \frac{1}{\left(\mathsf{C}_{\mathsf{I}}\mathsf{R}_{\mathsf{I}}\right)} \tag{10}$$

As an example, consider a circuit where  $C_B$  is 0.1  $\mu$ F,  $C_I$  is 0.22  $\mu$ F and  $R_I$  is 10  $k\Omega$ . Inserting these values into the Equation 9, we get: 400  $\leq$  454 which satisfies the rule. Recommended value for bypass capacitor  $C_B$  is 0.1- $\mu$ F to 1- $\mu$ F ceramic or tantalum low-ESR for the best THD and noise performance.



#### SINGLE-ENDED OPERATION

Figure 38 is a schematic diagram of the recommended SE configuration. In SE mode configurations, the load should be driven from the primary amplifier output (V<sub>O</sub>1, terminal 10).



Figure 38. Singled-Ended Mode

Gain is set by the  $R_F$  and  $R_I$  resistors and is shown in Equation 11. Because the inverting amplifier is not used to mirror the voltage swing on the load, the factor of 2 is not included.

$$Gain = -\left(\frac{R_F}{R_I}\right) \tag{11}$$

The phase margin of the inverting amplifier into an open circuit is not adequate to ensure stability, so a termination load should be connected to  $V_02$ . This consists of a 50- $\Omega$  resistor in series with a 0.1- $\mu$ F capacitor to ground. It is important to avoid oscillation of the inverting output to minimize noise and power dissipation.

The output coupling capacitor required in single-supply SE mode also places additional constraints on the selection of other components in the amplifier circuit. The rules described earlier still hold with the addition of the following relationship:

$$\frac{1}{\left(\mathsf{C}_{\mathsf{B}}\times25\,\mathsf{k}\Omega\right)}\leq\frac{1}{\left(\mathsf{C}_{\mathsf{I}}\mathsf{R}_{\mathsf{I}}\right)}\ll\frac{1}{\mathsf{R}_{\mathsf{L}}\mathsf{C}_{\mathsf{C}}}\tag{12}$$

### **OUTPUT COUPLING CAPACITOR, Cc**

In the typical single-supply SE configuration, an output coupling capacitor ( $C_C$ ) is required to block the dc bias at the output of the amplifier, thus preventing dc currents in the load. As with the input coupling capacitor, the output coupling capacitor and impedance of the load form a high-pass filter governed by Equation 13.

$$f_{c \text{ high}} = \frac{1}{2\pi R_L C_C}$$
 (13)

The main disadvantage, from a performance standpoint, is that the load impedances are typically small, which drives the low-frequency corner higher. Large values of  $C_C$  are required to pass low frequencies into the load. Consider the example where a  $C_C$  of 68  $\mu F$  is chosen and loads vary from 8  $\Omega$ , 32  $\Omega$ , to 47  $k\Omega$ . Table 2 summarizes the frequency response characteristics of each configuration.



Table 2. Common Load Impedances vs Low Frequency
Output Characteristics in SE Mode

| R <sub>L</sub> | C <sub>C</sub> | LOWEST FREQUENCY |
|----------------|----------------|------------------|
| 8 Ω            | 68 µF          | 293 Hz           |
| 32 Ω           | 68 µF          | 73 Hz            |
| 47,000 Ω       | 68 µF          | 0.05 Hz          |

As Table 2 indicates, most of the bass response is attenuated into  $8-\Omega$  loads while headphone response is adequate and drive into line level inputs (a home stereo for example) is good.

### HEADPHONE SENSE CIRCUITRY, RDU

The TPA4860 is commonly used in systems where there is an internal speaker and a jack for driving external loads (i.e., headphones). In these applications, it is usually desirable to mute the internal speaker(s) when the external load is in use. The headphone inputs (HP-1, HP-2) and headphone output (HP-SENSE) of the TPA4860 were specifically designed for this purpose. Many standard headphone jacks are available with an internal single-pole single-throw (SPST) switch that makes or breaks a circuit when the headphone plug is inserted. Asserting either or both HP-1 and/or HP-2 high mutes the output stage of the amplifier and causes HP-SENSE to go high. In battery-powered applications where power conservation is critical, HP-SENSE can be connected to the shutdown input as shown in Figure 39. This places the amplifier in a low current state for maximum power savings. Pullup resistors in the range from 1 k $\Omega$  to 10 k $\Omega$  are recommended for 5-V and 3.3-V operation.



Figure 39. Schematic Diagram of Typical Headphone Sense Application

Table 3 details the logic for the mute function of the TPA4860.

Table 3. Truth Table for Headphone Sense and Shutdown Functions

|                  | INPUTS <sup>(1)</sup> |          | OUTPUT           | AMPLIFIER STATE  |
|------------------|-----------------------|----------|------------------|------------------|
| HP-1             | HP-2                  | SHUTDOWN | HP-SENSE         | AWIPLIFIER STATE |
| Low              | Low                   | Low      | Low              | Active           |
| Low              | High                  | Low      | High             | Mute             |
| High             | Low                   | Low      | High             | Mute             |
| High             | High                  | Low      | High             | Mute             |
| X <sup>(2)</sup> | X <sup>(2)</sup>      | High     | X <sup>(2)</sup> | Shutdown         |

- (1) Inputs should never be left unconnected.
- (2) X = do not care



#### SHUTDOWN MODE

The TPA4860 employs a shutdown mode of operation designed to reduce quiescent supply current,  $I_{DD(q)}$ , to the absolute minimum level during periods of nonuse for battery-power conservation. For example, during device sleep modes or when other audio-drive currents are used (i.e., headphone mode), the speaker drive is not required. The SHUTDOWN input terminal should be held low during normal operation when the amplifier is in use. Pulling SHUTDOWN high causes the outputs to mute and the amplifier to enter a low-current state,  $I_{DD} \sim 0.6~\mu A$ . SHUTDOWN should never be left unconnected because amplifier operation would be unpredictable.

#### **USING LOW-ESR CAPACITORS**

Low-ESR capacitors are recommended throughout this applications section. A real capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance, the more the real capacitor behaves like an ideal capacitor.

#### THERMAL CONSIDERATIONS

A prime consideration when designing an audio amplifier circuit is internal power dissipation in the device. The curve in Figure 40 provides an easy way to determine what output power can be expected out of the TPA4860 for a given system ambient temperature in designs using 5-V supplies. This curve assumes no forced airflow or additional heat sinking.



Figure 40. Free-Air Temperature Versus Maximum Continuous Output Power

### **5-V VERSUS 3.3-V OPERATION**

The TPA4860 was designed for operation over a supply range of 2.7 V to 5.5 V. This data sheet provides full specifications for 5-V and 3.3-V operation, as these are considered to be the two most common standard voltages. There are no special considerations for 3.3-V versus 5-V operation as far as supply bypassing, gain setting, or stability. Supply current is slightly reduced from 3.5 mA (typical) to 2.5 mA (typical). The most important consideration is that of output power. Each amplifier in TPA4860 can produce a maximum voltage swing of  $V_{DD} - 1$  V. This means, for 3.3-V operation, clipping starts to occur when  $V_{O(PP)} = 2.3$  V as opposed to when  $V_{O(PP)} = 4$  V while operating at 5 V. The reduced voltage swing subsequently reduces maximum output power into an 8- $\Omega$  load to less than 0.33 W before distortion begins to become significant.

Operation at 3.3-V supplies, as can be shown from the efficiency formula in Equation 4, consumes approximately two-thirds the supply power for a given output-power level than operation from 5-V supplies. When the application demands less than 500 mW, 3.3-V operation should be strongly considered, especially in battery-powered applications.

www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| TPA4860D              | Active | Production    | SOIC (D)   16  | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TPA4860      |
|                       | Active |               | . , ,          |                       |      |                               |                            |              |              |
| TPA4860D.A            | Active | Production    | SOIC (D)   16  | 40   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TPA4860      |
| TPA4860DR             | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TPA4860      |
| TPA4860DR.A           | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TPA4860      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA4860DR | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025



### \*All dimensions are nominal

| Г | Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | TPA4860DR | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



### \*All dimensions are nominal

|   | Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
|   | TPA4860D   | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| ſ | TPA4860D.A | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |

### D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025