SLVS949F May   2009  – May 2017 TPS54620

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configurations and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Fixed Frequency PWM Control
      2. 7.3.2  Continuous Current Mode Operation (CCM)
      3. 7.3.3  VIN and Power VIN Pins (VIN and PVIN)
      4. 7.3.4  Voltage Reference
      5. 7.3.5  Adjusting the Output Voltage
      6. 7.3.6  Safe Start-Up into Prebiased Outputs
      7. 7.3.7  Error Amplifier
      8. 7.3.8  Slope Compensation
      9. 7.3.9  Enable and Adjusting Undervoltage Lockout
      10. 7.3.10 Adjustable Switching Frequency and Synchronization (RT/CLK)
      11. 7.3.11 Slow Start (SS/TR)
      12. 7.3.12 Power Good (PWRGD)
      13. 7.3.13 Output Overvoltage Protection (OVP)
      14. 7.3.14 Overcurrent Protection
        1. 7.3.14.1 High-Side MOSFET Overcurrent Protection
        2. 7.3.14.2 Low-Side MOSFET Overcurrent Protection
      15. 7.3.15 Thermal Shutdown
      16. 7.3.16 Small Signal Model for Loop Response
      17. 7.3.17 Simple Small Signal Model for Peak Current Mode Control
      18. 7.3.18 Small Signal Model for Frequency Compensation
    4. 7.4 Device Functional Modes
      1. 7.4.1 Adjustable Switching Frequency (RT Mode)
      2. 7.4.2 Synchronization (CLK Mode)
      3. 7.4.3 Bootstrap Voltage (BOOT) and Low-Dropout Operation
      4. 7.4.4 Sequencing (SS/TR)
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedures
        1. 8.2.2.1  Custom Design With WEBENCH Tools
        2. 8.2.2.2  Operating Frequency
        3. 8.2.2.3  Output Inductor Selection
        4. 8.2.2.4  Output Capacitor Selection
        5. 8.2.2.5  Input Capacitor Selection
        6. 8.2.2.6  Slow-Start Capacitor Selection
        7. 8.2.2.7  Bootstrap Capacitor Selection
        8. 8.2.2.8  Undervoltage Lockout Set Point
        9. 8.2.2.9  Output Voltage Feedback Resistor Selection
          1. 8.2.2.9.1 Minimum Output Voltage
        10. 8.2.2.10 Compensation Component Selection
        11. 8.2.2.11 Fast Transient Considerations
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
    3. 10.3 Estimated Circuit Area
    4. 10.4 Thermal Consideration
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Development Support
        1. 11.1.1.1 Custom Design With WEBENCH Tools
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • RHL|14
  • RGY|14
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Layout

Layout Guidelines

  • Layout is a critical portion of good power supply design. See Figure 55 for a PCB layout example.
  • The top layer contains the main power traces for VIN, VOUT, and VPHASE. Also, on the top layer are connections for the remaining pins of the TPS54620 and a large top-side area filled with ground.
  • The top layer ground area must be connected to the internal ground layer(s) using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS54620 device to provide a thermal path from the exposed thermal pad land to ground.
  • The GND pin must be tied directly to the power pad under the IC and the power pad.
  • For operation at full rated load, the top side ground area together with the internal ground plane, must provide adequate heat dissipating area.
  • There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance.
  • To help eliminate these problems, the PVIN pin must be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric.
  • Take care to minimize the loop area formed by the bypass capacitor connections, the PVIN pins, and the ground connections.
  • The VIN pin must also be bypassed to ground using a low ESR ceramic capacitor with X5R or X7R dielectric.
  • Make sure to connect this capacitor to the quite analog ground trace rather than the power ground trace of the PVIn bypass capacitor.
  • Since the PH connection is the switching node, the output inductor must be placed close to the PH pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling.
  • The output filter capacitor ground must use the same power ground trace as the PVIN input bypass capacitor.
  • Try to minimize this conductor length while maintaining adequate width.
  • The small signal components must be grounded to the analog ground path as shown.
  • All sensitive analog traces and components such as VSENSE, RT/CLK and COMP must be placed away from high-voltage switching nodes such as PH, BOOT and the output inductor to avoid noise coupling.
  • The output voltage sense trace must be connected to the positive terminal of one output capacitor in the design, with the best high frequency characteristics. The output voltage will be most tightly regulated at the voltage sense point.
  • The RT/CLK pin is sensitive to noise so the RT resistor must be placed as close as possible to the IC and routed with minimal lengths of trace.
  • The additional external components can be placed approximately as shown.
  • It may be possible to obtain acceptable performance with alternate PCB layouts, however this layout has been shown to produce good results and is meant as a guideline.
  • Land pattern and stencil information is provided in the data sheet addendum.
  • The dimension and outline information is for the standard RHL (S-PVQFN-N14) package.
  • There may be slight differences between the provided data and actual lead frame used on the TPS54620RGY package. The RGY package is identical to the RHL package. The RHL footprint should be used for both packages.

Layout Example

TPS54620 pcb_layout_lvs949.gif Figure 55. PCB Layout
TPS54620 smpcb_layout_lvs949.gif Figure 56. Ultra-Small PCB Layout Using TPS54620 (PMP4854-2)

Estimated Circuit Area

The estimated printed-circuit board area for the components used in the design of Figure 34 is 0.58. in2 (374 mm2). This area does not include test points or connectors.

The board area can be further reduced if size is a big concern in an application. Figure 56 shows the printed circuit board layout for PMP4854-2 as shown in Figure 35 whose board area is as small as 17.27 mm × 11.30 mm.

Thermal Consideration

TPS54620 therm_sig_lvs949.gif Figure 57. Thermal Signature of TPS54620EVM-374 Operating at
VIN = 12 V, VOUT = 3.3 V, 6 A, TA = Room Temperature