SLUSEJ1 December 2021 TPSM8D6C24
PRODUCTION DATA
When enabled by Section 7.6.3 or Section 7.6.2, the TPSM8D6C24 implements the Section 7.6.53 command to force a controlled decrease of the output voltage from regulation to 0. There can be negative inductor current forced during the Section 7.6.53 time to discharge the output voltage. The setting of Section 7.6.53 of 0 ms means the unit to bring its output voltage down to 0 as quickly as possible, which results in an effective Section 7.6.53 time of 0.5 ms. When disabled in the Section 7.6.3 for the turn-off controlled by the EN/UVLO pin or bit 6 of Section 7.6.2 if the regulator is turned off by Section 7.6.2 command, both high-side and low-side FET drivers are turned off immediately and the output voltage slew rate is controlled by the discharge from the external load.
This feature is disabled for EN/UVLO in Section 7.6.3 by default.