SWRS170L March 2014 – May 2025 WL1807MOD , WL1837MOD
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Figure 7-8 and Figure 7-9 show the parameters for maximum clock frequency.
Figure 7-8 SDIO HS Input Timing
Figure 7-9 SDIO HS Output TimingTable 7-2 lists the SDIO high-rate timing characteristics.
| MIN | MAX | UNIT | ||
|---|---|---|---|---|
| fclock | Clock frequency, CLK | 0.0 | 52.0 | MHz |
| DC | Low, high duty cycle | 40.0% | 60.0% | |
| tTLH | Rise time, CLK | 3.0 | ns | |
| tTHL | Fall time, CLK | 3.0 | ns | |
| tISU | Setup time, input valid before CLK ↑ | 3.0 | ns | |
| tIH | Hold time, input valid after CLK ↑ | 2.0 | ns | |
| tODLY | Delay time, CLK ↑ to output valid | 7.0 | 10.0 | ns |
| Cl | Capacitive load on outputs | 10.0 | pF | |