SBAS682D November   2014  – December 2015 ADS7044

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Characteristics
    7. 6.7 Typical Characteristics
  7. Parameter Measurement Information
    1. 7.1 Digital Voltage Levels
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Reference
      2. 8.3.2 Analog Input
      3. 8.3.3 ADC Transfer Function
      4. 8.3.4 Serial Interface
    4. 8.4 Device Functional Modes
      1. 8.4.1 Offset Calibration
        1. 8.4.1.1 Offset Calibration on Power-Up
        2. 8.4.1.2 Offset Calibration During Normal Operation
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Single-Supply DAQ with the ADS7044
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
          1. 9.2.1.2.1 Antialiasing Filter
          2. 9.2.1.2.2 Input Amplifier Selection
          3. 9.2.1.2.3 Reference Circuit
        3. 9.2.1.3 Application Curve
      2. 9.2.2 Ultra-Low Power and Ultra-Small, High CMRR DAQ Circuit with the ADS7044
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
        3. 9.2.2.3 Application Curves
  10. 10Power-Supply Recommendations
    1. 10.1 AVDD and DVDD Supply Recommendations
    2. 10.2 Estimating Digital Power Consumption
    3. 10.3 Optimizing Power Consumed by the Device
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 Community Resources
    3. 12.3 Trademarks
    4. 12.4 Electrostatic Discharge Caution
    5. 12.5 Glossary
  13. 13Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • DCU|8
  • RUG|8
サーマルパッド・メカニカル・データ
発注情報

6 Specifications

6.1 Absolute Maximum Ratings(1)

MIN MAX UNIT
AVDD to GND –0.3 3.9 V
DVDD to GND –0.3 3.9 V
AINP to GND –0.3 AVDD + 0.3 V
AINM to GND –0.3 AVDD + 0.3 V
Digital input voltage to GND –0.3 DVDD + 0.3 V
Storage temperature, Tstg –60 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

VALUE UNIT
V(ESD) Electrostatic discharge Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) ±2000 V
Charged device model (CDM), per JEDEC specification JESD22-C101(2) ±1000
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)
MIN MAX UNIT
AVDD Analog supply voltage range 1.65 3.6 V
DVDD Digital supply voltage range 1.65 3.6 V
TA Operating free-air temperature –40 125 °C

6.4 Thermal Information

THERMAL METRIC(1) ADS7044 UNIT
RUG (X2QFN) DCU (VSSOP)
8 PINS 8 PINS
RθJA Junction-to-ambient thermal resistance 177.5 235.8 °C/W
RθJC(top) Junction-to-case (top) thermal resistance 51.5 79.8 °C/W
RθJB Junction-to-board thermal resistance 76.7 117.6 °C/W
ψJT Junction-to-top characterization parameter 1.0 8.9 °C/W
ψJB Junction-to-board characterization parameter 76.7 116.5 °C/W
RθJC(bot) Junction-to-case (bottom) thermal resistance N/A N/A °C/W
(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

6.5 Electrical Characteristics

At TA = –40°C to 125°C, AVDD = 3 V, DVDD = 1.65 V to 3.6 V, fSAMPLE = 1 MSPS, unless otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ANALOG INPUT
Full-scale input voltage span(1) –AVDD AVDD V
Absolute input voltage range AINP to GND –0.1 AVDD + 0.1 V
AINM to GND –0.1 AVDD + 0.1
CS Sampling capacitance 15 pF
SYSTEM PERFORMANCE
Resolution 12 Bits
NMC No missing codes 12 Bits
INL Integral nonlinearity AVDD = 3 V –1 ±0.7 1 LSB(2)
AVDD = 1.8 V –2 ±1 2
DNL Differential nonlinearity AVDD = 3 V –0.99 ±0.5 1 LSB
AVDD = 1.8 V –0.99 ±0.7 2
EO Uncalibrated offset error AVDD = 1.65 V to 3.6 V ±12 LSB
Calibrated offset error(6) AVDD = 3 V –3 ±0.5 3
AVDD = 1.8 V –4 ±1 4
dVOS/dT Offset error drift with temperature 5 ppm/°C
EG Gain error AVDD = 3 V –0.1 ±0.05 0.1 %FS
AVDD = 1.8 V –0.2 ±0.1 0.2
Gain error drift with temperature 2 ppm/°C
CMRR Common-mode rejection ratio fIN = 2 kHz, AVDD = 3 V 53 dB
SAMPLING DYNAMICS
tACQ Acquisition time 200 ns
Maximum throughput rate 16-MHz SCLK, AVDD = 1.65 V to 3.6 V 1 MHz
DYNAMIC CHARACTERISTICS
SNR Signal-to-noise ratio(4) fIN = 2 kHz, AVDD = 3 V 70 71 dB
fIN = 2 kHz, AVDD = 1.8 V 70
THD Total harmonic distortion(4)(3) fIN = 2 kHz, AVDD = 3 V –85 dB
SINAD Signal-to-noise and distortion(4) fIN = 2 kHz, AVDD = 3 V 69.5 71 dB
fIN = 2 kHz, AVDD = 1.8 V 70
SFDR Spurious-free dynamic range(4) fIN = 2 kHz, AVDD = 3 V 85 dB
BW(fp) Full-power bandwidth At –3 dB, AVDD = 3 V 25 MHz
DIGITAL INPUT/OUTPUT (CMOS Logic Family)
VIH High-level input voltage(5) 0.65 DVDD DVDD + 0.3 V
VIL Low-level input voltage(5) –0.3 0.35 DVDD V
VOH High-level output voltage(5) At Isource = 500 µA 0.8 DVDD DVDD V
At Isource = 2 mA DVDD – 0.45 DVDD
VOL Low-level output voltage(5) At Isink = 500 µA 0 0.2 DVDD V
At Isink = 2 mA 0 0.45
POWER-SUPPLY REQUIREMENTS
AVDD Analog supply voltage 1.65 3 3.6 V
DVDD Digital I/O supply voltage 1.65 3 3.6 V
IAVDD Analog supply current At 1 MSPS with AVDD = 3 V 300 µA
At 100 kSPS with AVDD = 3 V 30
At 1 MSPS with AVDD = 1.8 V 145
PD Power dissipation At 1 MSPS with AVDD = 3 V 900 µW
At 100 kSPS with AVDD = 3 V 90
At 1 MSPS with AVDD = 1.8 V 261
(1) Ideal input span; does not include gain or offset error.
(2) LSB means least significant bit.
(3) Calculated on the first nine harmonics of the input frequency.
(4) All specifications expressed in decibels (dB) refer to the full-scale input (FSR) and are tested with an input signal 0.5 dB below full-scale, unless otherwise specified.
(5) Digital voltage levels comply with the JESD8-7A standard for DVDD from 1.65 V to 1.95 V. See the Digital Voltage Levels section for more details.
(6) Refer to the Offset Calibration section for more details.

6.6 Timing Characteristics

All specifications are at TA = –40°C to 125°C, AVDD = 1.65 V to 3.6 V, DVDD = 1.65 V to 3.6 V, and CLOAD on SDO = 20 pF, unless otherwise specified.
MIN TYP MAX UNIT
TIMING SPECIFICATIONS
fTHROUGHPUT Throughput 1 MSPS
tCYCLE Cycle time 1 µs
tCONV Conversion time 12.5 × tSCLK + tSU_CSCK ns
tDV_CSDO Delay time: CS falling to data enable 10 ns
tD_CKDO Delay time: SCLK falling to (next) data valid on DOUT, AVDD = 1.8 V to 3.6 V 30 ns
Delay time: SCLK falling to (next) data valid on DOUT, AVDD = 1.65 V to 1.8 V 50
tDZ_CSDO Delay time: CS rising to DOUT going to 3-state 5 ns
TIMING REQUIREMENTS
tACQ Acquisition time 200 ns
fSCLK SCLK frequency 0.016 16 MHz
tSCLK SCLK period 62.5 ns
tPH_CK SCLK high time 0.45 0.55 tSCLK
tPL_CK SCLK low time 0.45 0.55 tSCLK
tPH_CS CS high time 60 ns
tSU_CSCK Setup time: CS falling to SCLK falling 15 ns
tD_CKCS Delay time: last SCLK falling to CS rising 10 ns
ADS7044 tim_spi_bas608_B.gif Figure 1. Timing Diagram

6.7 Typical Characteristics

At TA = 25°C, AVDD = 3 V, DVDD = 1.8 V, and fSAMPLE = 1 MSPS, unless otherwise noted.
ADS7044 C001_SBAS682.png
SNR = 72.58 dB THD = –93 dB fIN = 2 kHz
Number of samples = 32768
Figure 2. Typical FFT
ADS7044 C003_SBAS682.png
fIN = 2 kHz
Figure 4. SNR and SINAD vs Temperature
ADS7044 C005_SBAS682.png
Figure 6. SNR and SINAD vs Reference Voltage (AVDD)
ADS7044 C008_SBAS682.png
Figure 8. THD vs Input Frequency
ADS7044 C007_SBAS682.png
Figure 10. SFDR vs Free-Air Temperature
ADS7044 C011_SBAS682.png
Figure 12. SFDR vs Reference Voltage (AVDD)
ADS7044 C013_SBAS682.png
Figure 14. Offset vs Free-Air Temperature
ADS7044 C015_SBAS682.png
Figure 16. Gain Error vs Free-Air Temperature
ADS7044 C017_SBAS682.png
AVDD = 3 V
Figure 18. Typical DNL
ADS7044 C019_SBAS682.png
AVDD = 1.8 V
Figure 20. Typical DNL
ADS7044 C021_SBAS682.png
Figure 22. DNL vs Free-Air-Temperature
ADS7044 C023_SBAS682.png
Figure 24. INL vs Free-Air Temperature
ADS7044 C025_SBAS682.png
fSAMPLE = 1 MSPS
Figure 26. AVDD Supply Current vs Free-Air Temperature
ADS7044 C027_SBAS682.png
AVDD = 1.8 V
Figure 28. AVDD Supply Current vs Throughput
ADS7044 C029_SBAS682.png
Figure 30. AVDD Static Current vs Free-Air Temperature
ADS7044 C002_SBAS682.png
SNR = 71.95 dB THD = –76.5 dB fIN = 250 kHz
Number of samples = 32768
Figure 3. Typical FFT
ADS7044 C004_SBAS682.png
Figure 5. SNR and SINAD vs Input Frequency
ADS7044 C006_SBAS682.png
Figure 7. THD vs Free-Air Temperature
ADS7044 C010_SBAS682.png
Figure 9. THD vs Reference Voltage (AVDD)
ADS7044 C009_SBAS682.png
Figure 11. SFDR vs Input Frequency
ADS7044 C012_SBAS682.png
Mean code = 2046.98 Sigma = 0.14
Figure 13. DC Input Histogram
ADS7044 C014_SBAS682.png
Figure 15. Offset vs Reference Voltage (AVDD)
ADS7044 C016_SBAS682.png
Figure 17. Gain Error vs Reference Voltage (AVDD)
ADS7044 C018_SBAS682.png
AVDD = 3 V
Figure 19. Typical INL
ADS7044 C020_SBAS682.png
AVDD = 1.8 V
Figure 21. Typical INL
ADS7044 C022_SBAS682.png
Figure 23. DNL vs Reference Voltage (AVDD)
ADS7044 C024_SBAS682.png
Figure 25. INL vs Reference Voltage (AVDD)
ADS7044 C026_SBAS682.png
AVDD = 3 V
Figure 27. AVDD Supply Current vs Throughput
ADS7044 C028_SBAS682.png
Figure 29. AVDD Supply Current vs AVDD Voltage