JAJSRF6Q March   1996  – January 2024 SN74AHC1G00

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Switching Characteristics: VCC = 3.3 V ± 0.3 V
    7. 5.7 Switching Characteristics: VCC = 5 V ± 0.5 V
    8. 5.8 Operating Characteristics
    9. 5.9 Typical Characteristics
  7. Parameter Measurement information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Typical Application
      1. 8.1.1 Design Requirements
      2. 8.1.2 Detailed Design Procedure
      3. 8.1.3 Application Curve
    2. 8.2 Power Supply Recommendations
    3. 8.3 Layout
      1. 8.3.1 Layout Guidelines
      2. 8.3.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 ドキュメントの更新通知を受け取る方法
    3. 9.3 サポート・リソース
    4. 9.4 Trademarks
    5. 9.5 静電気放電に関する注意事項
    6. 9.6 用語集
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)
MIN MAX UNIT
VCC Supply voltage 2 5.5 V
VIH High-level input voltage VCC = 2 V 1.5 V
VCC = 3 V 2.1
VCC = 5.5 V 3.85
VIL Low-level input voltage VCC = 2 V 0.5 V
VCC = 3 V 0.9
VCC = 5.5 V 1.65
VI Input voltage 0 5.5 V
VO Output voltage 0 VCC V
IOH High-level output current VCC = 2 V –50 µA
VCC = 3.3 V ± 0.3 V –4 mA
VCC = 5 V ± 0.5 V –8
IOL Low-level output current VCC = 2 V 50 µA
VCC = 3.3 V ± 0.3 V 4 mA
VCC = 5 V ± 0.5 V 8
Δt/Δv Input transition rise or fall rate VCC = 3.3 V ± 0.3 V 100 ns/V
VCC = 5 V ± 0.5 V 20
TA Operating free-air temperature –40 125 °C
All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.