# LMR336x0 Functional Safety FIT Rate, FMD and Pin FMA



## **Table of Contents**

| 1 Overview                                                           | 2 |
|----------------------------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates                      | 3 |
| 2.1 LMR33610, LMR33620 Functional Safety Failure in Time (FIT) Rates |   |
| 2.2 LMR33630 Functional Safety Failure In Time (FIT) Rates           |   |
| 2.3 LMR33640 Functional Safety Failure In Time (FIT) Rates           |   |
| 3 Failure Mode Distribution (FMD)                                    |   |
| 4 Pin Failure Mode Analysis (Pin FMA)                                | 7 |
| 4.1 VQFN Package                                                     |   |
| 4.2 HSOIC Package                                                    |   |
| 5 Revision History                                                   |   |

## **Trademarks**

All trademarks are the property of their respective owners.

Overview www.ti.com

#### 1 Overview

This document contains information for LMR336x0 in the VQFN and HSOIC packages to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

LMR336x0 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



## 2 Functional Safety Failure In Time (FIT) Rates

### 2.1 LMR33610, LMR33620 Functional Safety Failure in Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for the LMR33610 and LMR33620 and are based on the following two different industry-wide used reliability standards:

Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 10                                       |
| Die FIT Rate                 | 5                                        |
| Package FIT Rate             | 5                                        |

The failure rate and mission profile information in Table 2-3 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

Power dissipation: 370 mW

Climate type: World-wide Table 8Package factor (lambda 3): Table 17b

Substrate Material: FR4

· EOS FIT rate assumed: 0 FIT



## 2.2 LMR33630 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for the LMR33630 based on the following industry-wide used reliability standards:

Table 2-2 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11

Table 2-2. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 13                                       |
| Die FIT Rate                 | 8                                        |
| Package FIT Rate             | 5                                        |

The failure rate and mission profile information in Table 2-2 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

Power dissipation: 555 mWClimate type: World-wide Table 8

Package factor (lambda 3): Table 17b

· Substrate Material: FR4

· EOS FIT rate assumed: 0 FIT



## 2.3 LMR33640 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for the LMR33640 based on the following two different industry-wide used reliability standards:

- Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-4 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 14                                       |
| Die FIT Rate                 | 6                                        |
| Package FIT Rate             | 8                                        |

The failure rate and mission profile information in Table 2-3 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

· Mission Profile: Motor Control from Table 11

Power dissipation: 700 mW
Climate type: World-wide Table 8
Package factor (lambda 3): Table 17b

Substrate Material: FR4EOS FIT rate assumed: 0 FIT

Table 2-4. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog / mixed | 25 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual T<sub>J</sub> (junction temperature) in Table 2-4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for LMR336x0 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                             | Failure Mode Distribution (%) |
|-----------------------------------------------|-------------------------------|
| No output voltage                             | 60%                           |
| Output not in specification voltage or timing | 25%                           |
| SW driver FET stuck on                        | 5%                            |
| PG false trip or fails to trip                | 5%                            |
| Short circuit any two pins                    | 5%                            |

The FMD in Table 3-1 excludes short circuit faults across the isolation barrier. Faults for short circuit across the isolation barrier can be excluded according to ISO 61800-5-2:2016 if the following requirements are fulfilled:

- 1. The signal isolation component is OVC III according to IEC 61800-5-1. If a SELV/PELV power supply is used, pollution degree 2/OVC II applies. All requirements of IEC 61800-5-1:2007 4.3.6 apply.
- 2. Measures are taken to ensure that an internal failure of the signal isolation component cannot result in excessive temperature of the insulating material.

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the LMR336x0 . The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2 and Table 4-6)
- Pin open-circuited (see Table 4-3 and Table 4-7)
- Pin short-circuited to an adjacent pin (see Table 4-4 and Table 4-8)
- Pin short-circuited to VIN (see Table 4-5 and Table 4-9)

Table 4-6 through Table 4-9 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

**Table 4-1. TI Classification of Failure Effects** 

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| Α     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Device used within the *Recommended Operating Conditions* and the *Absolute Maximum Ratings* found in the appropriate device data sheet.
- Configuration as shown in the Example Application Circuit found in the appropriate device data sheet.



#### 4.1 VQFN Package

Figure 4-1 shows the LMR336x0 pin diagram for the VQFN package (RNX designator). For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the appropriate device data sheet.



Figure 4-1. Pin Diagram

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                       | Failure<br>Effect<br>Class |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1,11    | No effect                                                                                                                                                                                                        | D                          |
| VIN      | 2,10    | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                                                     | А                          |
|          |         | No effect if this pin is not used by customer.                                                                                                                                                                   | D                          |
| N/C      | N/C 3   | When used to route the SW node to connect CBOOT (as recommended), damage to internal power FETs and other internal circuits.                                                                                     | А                          |
| воот     | 4       | Damage to internal circuits                                                                                                                                                                                      | Α                          |
| VCC      | 5       | Fault mode will shut device off                                                                                                                                                                                  | В                          |
| AGND     | 6       | No effect                                                                                                                                                                                                        | D                          |
| FB       | 7       | The regulator will operate at maximum duty cycle. Output voltage will rise to nearly the input voltage (VIN) level. Possible damage to customer load and output stage components may occur. No effect on device. | В                          |
| PG       | 8       | Power good functionality will be lost.                                                                                                                                                                           | В                          |
| EN       | 9       | Loss of ENABLE functionality Device will remain in shutdown mode.                                                                                                                                                | В                          |
| SW       | 12      | Damage to internal power FETs and other internal circuits                                                                                                                                                        | А                          |



## Table 4-3. Pin FMA for Device Pins Open-Circuited

|          |         | iable i di i iii iii iii zorida i iii apaii andaida                                                               |                            |
|----------|---------|-------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                        | Failure<br>Effect<br>Class |
| PGND     | 1,11    | With either one or both pins open, possible device damage.                                                        | Α                          |
| VIN      | 2,10    | With both pins open, there can be loss of output voltage. With one pin open, there can be possible device damage. | А                          |
|          |         | No effect if this pin is not used by customer.                                                                    | D                          |
| N/C      | N/C 3   | When used to route the SW node to connect CBOOT (as recommended), the effect is the same as open on pin 4.        | В                          |
| BOOT     | 4       | Loss of output voltage regulation; low or no output voltage.                                                      | В                          |
| VCC      | 5       | VCC LDO will be unstable. Loss of output voltage regulation and possible damage to internal circuits.             | А                          |
| AGND     | 6       | Loss of output voltage regulation. Possible damage to internal circuits.                                          | Α                          |
| FB       | 7       | Loss of output voltage regulation. Output voltage may rise or fall outside of intended regulation window.         | В                          |
| PG       | 8       | PG functionality will be lost.                                                                                    | В                          |
| EN       | 9       | Loss of ENABLE functionality. Erratic operation; probable loss of regulation.                                     | В                          |
| SW       | 12      | Loss of output voltage.                                                                                           | В                          |

## Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                                                                       | Failure<br>Effect<br>Class |
|----------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1       | VIN        | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                                                     | А                          |
|          |         |            | No effect if this pin is not used by customer.                                                                                                                                                                   | D                          |
| VIN      | 2       | N/C        | When used to route the SW node to connect CBOOT (as recommended), the output voltage will rise to nearly the level of VIN. Customer load will be damaged. Possible damage to device                              | А                          |
|          |         |            | No effect if this pin is not used by customer.                                                                                                                                                                   | D                          |
| N/C      | 3       | воот       | When used to route the SW node to connect CBOOT (as recommended), damage to internal circuits. No output voltage will be produced.                                                                               | Α                          |
| BOOT     | 4       | VCC        | Loss of output regulation, possible damage to internal circuits                                                                                                                                                  | Α                          |
| VCC      | 5       | AGND       | Fault mode will shut device off                                                                                                                                                                                  | В                          |
| AGND     | 6       | FB         | The regulator will operate at maximum duty cycle. Output voltage will rise to nearly the input voltage (VIN) level. Possible damage to customer load and output stage components may occur. No effect on device. | В                          |
| FB       | 7       | PG         | Erratic operation; probable loss of regulation. Possible output voltage increase and damage to customer load.                                                                                                    | В                          |
| PG       | 8       | EN         | Erratic operation; probable loss of regulation.                                                                                                                                                                  | В                          |
| EN       | 9       | VIN        | This is a valid connection for the EN input. Enable functionality will be lost; the device will remain on.                                                                                                       | В                          |
| VIN      | 10      | PGND       | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                                                     | A                          |
| PGND     | 11      | SW         | Damage to internal power FETs and other internal circuits                                                                                                                                                        | Α                          |



#### Table 4-5. Pin FMA for Device Pins Short-Circuited to VIN

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                          | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1,11    | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                        | А                          |
| VIN      | 2,10    | No effect.                                                                                                                                                                          | D                          |
|          |         | No effect if this pin is not used by customer.                                                                                                                                      | D                          |
| N/C      | 3       | When used to route the SW node to connect CBOOT (as recommended), the output voltage will rise to nearly the level of VIN. Customer load will be damaged. Possible damage to device | А                          |
| BOOT     | 4       | Damage to internal circuits                                                                                                                                                         | А                          |
| VCC      | 5       | Damage to internal circuits for VIN > 5.5V                                                                                                                                          | Α                          |
| AGND     | 6       | Possible damage to internal circuits or package                                                                                                                                     | Α                          |
| FB       | 7       | Damage to internal circuits will occur for VIN > 5.5V.                                                                                                                              | Α                          |
| PG       | 8       | Damage to internal circuits.                                                                                                                                                        | Α                          |
| EN       | 9       | No damage to device. Loss of ENABLE functionality.                                                                                                                                  | В                          |
| SW       | 12      | The output voltage will rise to approximately the level of VIN. Customer load will be damaged.  Possible damage to device                                                           | А                          |



## 4.2 HSOIC Package

Figure 4-2 shows the LMR336x0 pin diagram for the HSOIC package. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the appropriate device data sheet.



Figure 4-2. Pin Diagram



#### Table 4-6. Pin FMA for Device Pins Short-Circuited to Ground

| Table 4 0.1 III I MA for Bevice 1 III official to Ground |         |                                                                                                                                                                                                                         |                            |
|----------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name                                                 | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                              | Failure<br>Effect<br>Class |
| PGND                                                     | 1       | No effect                                                                                                                                                                                                               | D                          |
| VIN                                                      | 2       | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                                                            | А                          |
| N/C                                                      | 3       | Loss of ENABLE functionality Device will remain in shutdown mode.                                                                                                                                                       | В                          |
| BOOT                                                     | 4       | Power good functionality will be lost.                                                                                                                                                                                  | В                          |
| VCC                                                      | 5       | The regulator will operate at maximum duty cycle. Output voltage will rise to approximately the input voltage (VIN) level. Possible damage to customer load and output stage components may occur. No effect on device. | В                          |
| AGND                                                     | 6       | No effect                                                                                                                                                                                                               | D                          |
| FB                                                       | 7       | Damage to internal circuits                                                                                                                                                                                             | Α                          |
| PG                                                       | 8       | Damage to internal power FETs and other internal circuits                                                                                                                                                               | Α                          |

## Table 4-7. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1       | Possible device damage.                                                                                   | А                          |
| VIN      | 2       | Loss of output voltage.                                                                                   | В                          |
| EN       | 3       | Loss of ENABLE functionality. Erratic operation; probable loss of regulation.                             | В                          |
| PG       | 4       | PG functionality will be lost.                                                                            | В                          |
| FB       | 5       | Loss of output voltage regulation. Output voltage may rise or fall outside of intended regulation window. | В                          |
| VCC      | 6       | VCC LDO will be unstable. Loss of output voltage regulation and possible damage to interna circuits.      |                            |
| BOOT     | 7       | Loss of output voltage regulation; low or no output voltage.                                              |                            |
| SW       | 8       | Loss of output voltage.                                                                                   | В                          |

## Table 4-8. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

|          |         |            | · · · · · · · · · · · · · · · · · · ·                                                                                                                        |                            |
|----------|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                   | Failure<br>Effect<br>Class |
| PGND     | 1       | VIN        | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device. | А                          |
| VIN      | 2       | EN         | This is a valid connection for the EN input. Enable functionality will be lost; the device will remain on.                                                   | В                          |
| EN       | 3       | PG         | Erratic operation; probable loss of regulation.                                                                                                              | В                          |
| FB       | 5       | VCC        | Output voltage will drop to near zero volts.                                                                                                                 | В                          |
| VCC      | 6       | BOOT       | Loss of output regulation, possible damage to internal circuits                                                                                              | Α                          |
| BOOT     | 7       | SW         | Damage to internal circuits. No output voltage will be produced.                                                                                             | Α                          |



#### Table 4-9. Pin FMA for Device Pins Short-Circuited to VIN

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                   | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1       | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device. | А                          |
| VIN      | 2       | No effect.                                                                                                                                                   | D                          |
| EN       | 3       | No damage to device. Loss of ENABLE functionality.                                                                                                           | В                          |
| PG       | 4       | Damage to internal circuits.                                                                                                                                 | Α                          |
| FB       | 5       | Damage to internal circuits will occur for VIN > 5.5V.                                                                                                       | Α                          |
| VCC      | 6       | Damage to internal circuits for VIN > 5.5V.                                                                                                                  | Α                          |
| BOOT     | 7       | Damage to internal circuits                                                                                                                                  | Α                          |
| SW       | 8       | The output voltage will rise to approximately the level of VIN. Customer load will be damaged Possible damage to device.                                     |                            |

Revision History INSTRUMENTS
www.ti.com

## **5 Revision History**

| Changes from Revision A (March 2021) to Revision B (March 2024)    | Page |  |  |
|--------------------------------------------------------------------|------|--|--|
| Updated formatting throughout document                             | 2    |  |  |
| Replaced SW output with No output voltage                          | 6    |  |  |
| Replaced SW not in specification with Output not in specification  | 6    |  |  |
| Corrected typo in Failure Mode Distribution (FMD) section          | 6    |  |  |
| Changes from Revision * (November 2020) to Revision A (March 2021) | Page |  |  |
| Updated AGND in Table 4-6                                          | 11   |  |  |

#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated