SPRUHM9H October 2014 – May 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
The RDATDLY bits (see Table 20-31) determine the length of the data delay for the receive frame.
| Register | Bit | Name | Function | Type | Reset Value | |
|---|---|---|---|---|---|---|
| RCR2 | 1-0 | RDATDLY | Receive data delay | R/W | 00 | |
| RDATDLY = 00 | 0-bit data delay | |||||
| RDATDLY = 01 | 1-bit data delay | |||||
| RDATDLY = 10 | 2-bit data delay | |||||
| RDATDLY = 11 | Reserved | |||||