SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
| Module Instance | Device Allocation | SoC Interconnect |
|---|---|---|
| SOC_TIMESYNC_XBAR0 | ✔ | VBUSP INFRA0 Interconnect |
| Module Instance | Module Clock Input | Source Clock Signal | Source | Default Freq | Description |
|---|---|---|---|---|---|
| SOC_TIMESYNC_XBAR0 | CLK | SYSCLK | MSS_RCM | 200 MHz | SOC_TIMESYNC_XBAR0 Functional and Interface clock |
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
|---|---|---|---|---|
| SOC_TIMESYNC_XBAR0 | RST | SYS_RST | RCM + Warm Reset Sources | SOC_TIMESYNC_XBAR0 Reset |
| Module Instance | Module Sync Output | Destination Sync Signal | Destination | Type | Description |
|---|---|---|---|---|---|
| SOC_TIMESYNC_XBAR0 | SYNCEVENT_OUT0 | EPWMx_SYNCIN58 | EPWMx | Edge | Selectable sync event 0 |
| SYNCEVENT_OUT1 | EPWMx_SYNCIN59 | EPWMx | Selectable sync event 1 | ||
| SYNCEVENT_OUT2 | CAPEVT0 | RTI0,WDT0 | Selectable sync event 2 | ||
| SYNCEVENT_OUT3 | CAPEVT1 | RTI0,WDT0 | Selectable sync event 3 | ||
| SYNCEVENT_OUT4 | CAPEVT0 | RTI1,WDT1 | Selectable sync event 4 | ||
| SYNCEVENT_OUT5 | CAPEVT1 | RTI1,WDT1 | Selectable sync event 5 | ||
| SYNCEVENT_OUT6 | CAPEVT0 | RTI2,WDT2 | Selectable sync event 6 | ||
| SYNCEVENT_OUT7 | CAPEVT1 | RTI2,WDT2 | Selectable sync event 7 | ||
| SYNCEVENT_OUT8 | CAPEVT0 | RTI3,WDT3 | Selectable sync event 8 | ||
| SYNCEVENT_OUT9 | CAPEVT1 | RTI3,WDT3 | Selectable sync event 9 | ||
| SYNCEVENT_OUT10 | IN_INTR111 | DMA_TRIGGER_XBAR | Selectable sync event 10 | ||
| SYNCEVENT_OUT11 | IN_INTR112 | Sync_Xbarout_1 | Selectable sync event 11 |
| Module Instance | Module Sync Input | TimeSync Event Sources |
|---|---|---|
| SOC_TIMESYNC_XBAR0 | See SOC_TIMESYNC_XBAR0 Event Map table for time sync event mapping. |