SPRUJ79A November 2024 – December 2025 F29H850TU , F29H859TU-Q1
Section 6.4 describes the device level error handling and propagation from source to CPU. Error events from the Error Aggregator combined with other device level error events are provided to the ESM (Error Signaling Module). Refer to the ESM Event Map table in Section 7.3.1 for the complete list of error sources. ESM consolidates the responses to the error events and combined with other device level interrupt sources are sent to PIPE. For complete list of interrupts sent to the PIPE module, refer to the PIPE Channel Mapping table in Section 5.4.2.2. Optionally, the error events can be configured to signal error pin output, trigger reset to device or respective CPU depending on the application through ESM. Refer to Chapter 8 for more details.