SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
Each SOC has a corresponding end-of-conversion (EOC) signal. This EOC signal can be used to trigger an ADC interrupt. The ADC can be configured to generate the EOC pulse at either the end of the acquisition window or at the end of the voltage conversion. This is configured using the bit INTPULSEPOS in the ADCCTL1 register. See Section 12.11 for exact EOC pulse location.
The ADC module has 2 configurable ADC interrupts. These interrupts can be triggered by any of the 16 EOC signals. The flag bit for each ADCINT can be read directly to determine if the associated SOC is complete or the interrupt can be passed on to the PIE.
It is also possible to generate an ADC interrupt based on a PPB oversampling logic event on PPB1, such as when the sample count matches the configured limit. There is one oversampling interrupt (OSINT) flag available in the module for this purpose. Any of the ADCINT flags can be configured for an OSINT by configuring the INTxSEL field the corresponding ADCINTSELxNy register.
Figure 12-9 shows a block diagram of the ADC interrupt structure.