SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
The counter-compare module can generate compare events in both count modes:
To best illustrate the operation of the two count modes, the timing diagrams in Figure 15-14 through Figure 15-16 show when events are generated and how the MCPWMxSYNCI signal interacts.
Figure 15-15 Counter-Compare Events In Up-Down Count Mode, TBCTL[PHSDIR = 0] Count Down On
Synchronization Event
Figure 15-16 Counter-Compare Events In Up-Down Count Mode, TBCTL[PHSDIR = 1] Count Up On
Synchronization Event