SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
Table 9-36 lists the memory-mapped registers for the PWM_XBAR_REGS registers. All register offset addresses not listed in Table 9-36 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection |
|---|---|---|---|
| 0h | TRIP1MUX0TO15CFG | PWM XBAR Mux Configuration for Output1 | EALLOW |
| 2h | TRIP1MUX16TO31CFG | PWM XBAR Mux Configuration for Output1 | EALLOW |
| 4h | TRIP2MUX0TO15CFG | PWM XBAR Mux Configuration for Output2 | EALLOW |
| 6h | TRIP2MUX16TO31CFG | PWM XBAR Mux Configuration for Output2 | EALLOW |
| 8h | TRIP3MUX0TO15CFG | PWM XBAR Mux Configuration for Output3 | EALLOW |
| Ah | TRIP3MUX16TO31CFG | PWM XBAR Mux Configuration for Output3 | EALLOW |
| Ch | TRIP4MUX0TO15CFG | PWM XBAR Mux Configuration for Output4 | EALLOW |
| Eh | TRIP4MUX16TO31CFG | PWM XBAR Mux Configuration for Output4 | EALLOW |
| 10h | TRIP5MUX0TO15CFG | PWM XBAR Mux Configuration for Output5 | EALLOW |
| 12h | TRIP5MUX16TO31CFG | PWM XBAR Mux Configuration for Output5 | EALLOW |
| 14h | TRIP6MUX0TO15CFG | PWM XBAR Mux Configuration for Output6 | EALLOW |
| 16h | TRIP6MUX16TO31CFG | PWM XBAR Mux Configuration for Output6 | EALLOW |
| 18h | TRIP7MUX0TO15CFG | PWM XBAR Mux Configuration for Output7 | EALLOW |
| 1Ah | TRIP7MUX16TO31CFG | PWM XBAR Mux Configuration for Output7 | EALLOW |
| 1Ch | TRIP8MUX0TO15CFG | PWM XBAR Mux Configuration for Output8 | EALLOW |
| 1Eh | TRIP8MUX16TO31CFG | PWM XBAR Mux Configuration for Output8 | EALLOW |
| 20h | TRIP1MUXENABLE | PWM XBAR Mux Enable for Output1 | EALLOW |
| 22h | TRIP2MUXENABLE | PWM XBAR Mux Enable for Output2 | EALLOW |
| 24h | TRIP3MUXENABLE | PWM XBAR Mux Enable for Output3 | EALLOW |
| 26h | TRIP4MUXENABLE | PWM XBAR Mux Enable for Output4 | EALLOW |
| 28h | TRIP5MUXENABLE | PWM XBAR Mux Enable for Output5 | EALLOW |
| 2Ah | TRIP6MUXENABLE | PWM XBAR Mux Enable for Output6 | EALLOW |
| 2Ch | TRIP7MUXENABLE | PWM XBAR Mux Enable for Output7 | EALLOW |
| 2Eh | TRIP8MUXENABLE | PWM XBAR Mux Enable for Output8 | EALLOW |
| 38h | TRIPOUTINV | PWM XBAR Output Inversion Register | EALLOW |
| 3Eh | TRIPLOCK | PWM XBAR Configuration Lock register | EALLOW |
Complex bit access types are encoded to fit into small table cells. Table 9-37 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| R-0 | R -0 | Read Returns 0s |
| Write Type | ||
| W | W | Write |
| WSonce | W Sonce | Write Set once |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
TRIP1MUX0TO15CFG is shown in Figure 9-32 and described in Table 9-38.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output1
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | MUX15 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX15: 00 : Select .0 input for MUX15 01 : Select .1 input for MUX15 10 : Select .2 input for MUX15 11 : Select .3 input for MUX15 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 29-28 | MUX14 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX14: 00 : Select .0 input for MUX14 01 : Select .1 input for MUX14 10 : Select .2 input for MUX14 11 : Select .3 input for MUX14 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 27-26 | MUX13 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX13: 00 : Select .0 input for MUX13 01 : Select .1 input for MUX13 10 : Select .2 input for MUX13 11 : Select .3 input for MUX13 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 25-24 | MUX12 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX12: 00 : Select .0 input for MUX12 01 : Select .1 input for MUX12 10 : Select .2 input for MUX12 11 : Select .3 input for MUX12 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 23-22 | MUX11 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX11: 00 : Select .0 input for MUX11 01 : Select .1 input for MUX11 10 : Select .2 input for MUX11 11 : Select .3 input for MUX11 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 21-20 | MUX10 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX10: 00 : Select .0 input for MUX10 01 : Select .1 input for MUX10 10 : Select .2 input for MUX10 11 : Select .3 input for MUX10 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 19-18 | MUX9 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX9: 00 : Select .0 input for MUX9 01 : Select .1 input for MUX9 10 : Select .2 input for MUX9 11 : Select .3 input for MUX9 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 17-16 | MUX8 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX8: 00 : Select .0 input for MUX8 01 : Select .1 input for MUX8 10 : Select .2 input for MUX8 11 : Select .3 input for MUX8 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15-14 | MUX7 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX7: 00 : Select .0 input for MUX7 01 : Select .1 input for MUX7 10 : Select .2 input for MUX7 11 : Select .3 input for MUX7 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13-12 | MUX6 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX6: 00 : Select .0 input for MUX6 01 : Select .1 input for MUX6 10 : Select .2 input for MUX6 11 : Select .3 input for MUX6 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11-10 | MUX5 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX5: 00 : Select .0 input for MUX5 01 : Select .1 input for MUX5 10 : Select .2 input for MUX5 11 : Select .3 input for MUX5 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9-8 | MUX4 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX4: 00 : Select .0 input for MUX4 01 : Select .1 input for MUX4 10 : Select .2 input for MUX4 11 : Select .3 input for MUX4 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7-6 | MUX3 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX3: 00 : Select .0 input for MUX3 01 : Select .1 input for MUX3 10 : Select .2 input for MUX3 11 : Select .3 input for MUX3 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5-4 | MUX2 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX2: 00 : Select .0 input for MUX2 01 : Select .1 input for MUX2 10 : Select .2 input for MUX2 11 : Select .3 input for MUX2 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3-2 | MUX1 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX1: 00 : Select .0 input for MUX1 01 : Select .1 input for MUX1 10 : Select .2 input for MUX1 11 : Select .3 input for MUX1 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX0 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX0: 00 : Select .0 input for MUX0 01 : Select .1 input for MUX0 10 : Select .2 input for MUX0 11 : Select .3 input for MUX0 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP1MUX16TO31CFG is shown in Figure 9-33 and described in Table 9-39.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output1
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | RESERVED | R/W | 0h | Reserved |
| 29-28 | RESERVED | R/W | 0h | Reserved |
| 27-26 | RESERVED | R/W | 0h | Reserved |
| 25-24 | RESERVED | R/W | 0h | Reserved |
| 23-22 | RESERVED | R/W | 0h | Reserved |
| 21-20 | RESERVED | R/W | 0h | Reserved |
| 19-18 | RESERVED | R/W | 0h | Reserved |
| 17-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R/W | 0h | Reserved |
| 13-12 | RESERVED | R/W | 0h | Reserved |
| 11-10 | RESERVED | R/W | 0h | Reserved |
| 9-8 | RESERVED | R/W | 0h | Reserved |
| 7-6 | RESERVED | R/W | 0h | Reserved |
| 5-4 | RESERVED | R/W | 0h | Reserved |
| 3-2 | MUX17 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX17: 00 : Select .0 input for MUX17 01 : Select .1 input for MUX17 10 : Select .2 input for MUX17 11 : Select .3 input for MUX17 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX16 | R/W | 0h | Select Bits for PWM-XBAR OUT1MUX16: 00 : Select .0 input for MUX16 01 : Select .1 input for MUX16 10 : Select .2 input for MUX16 11 : Select .3 input for MUX16 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP2MUX0TO15CFG is shown in Figure 9-34 and described in Table 9-40.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output2
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | MUX15 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX15: 00 : Select .0 input for MUX15 01 : Select .1 input for MUX15 10 : Select .2 input for MUX15 11 : Select .3 input for MUX15 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 29-28 | MUX14 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX14: 00 : Select .0 input for MUX14 01 : Select .1 input for MUX14 10 : Select .2 input for MUX14 11 : Select .3 input for MUX14 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 27-26 | MUX13 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX13: 00 : Select .0 input for MUX13 01 : Select .1 input for MUX13 10 : Select .2 input for MUX13 11 : Select .3 input for MUX13 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 25-24 | MUX12 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX12: 00 : Select .0 input for MUX12 01 : Select .1 input for MUX12 10 : Select .2 input for MUX12 11 : Select .3 input for MUX12 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 23-22 | MUX11 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX11: 00 : Select .0 input for MUX11 01 : Select .1 input for MUX11 10 : Select .2 input for MUX11 11 : Select .3 input for MUX11 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 21-20 | MUX10 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX10: 00 : Select .0 input for MUX10 01 : Select .1 input for MUX10 10 : Select .2 input for MUX10 11 : Select .3 input for MUX10 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 19-18 | MUX9 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX9: 00 : Select .0 input for MUX9 01 : Select .1 input for MUX9 10 : Select .2 input for MUX9 11 : Select .3 input for MUX9 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 17-16 | MUX8 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX8: 00 : Select .0 input for MUX8 01 : Select .1 input for MUX8 10 : Select .2 input for MUX8 11 : Select .3 input for MUX8 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15-14 | MUX7 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX7: 00 : Select .0 input for MUX7 01 : Select .1 input for MUX7 10 : Select .2 input for MUX7 11 : Select .3 input for MUX7 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13-12 | MUX6 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX6: 00 : Select .0 input for MUX6 01 : Select .1 input for MUX6 10 : Select .2 input for MUX6 11 : Select .3 input for MUX6 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11-10 | MUX5 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX5: 00 : Select .0 input for MUX5 01 : Select .1 input for MUX5 10 : Select .2 input for MUX5 11 : Select .3 input for MUX5 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9-8 | MUX4 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX4: 00 : Select .0 input for MUX4 01 : Select .1 input for MUX4 10 : Select .2 input for MUX4 11 : Select .3 input for MUX4 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7-6 | MUX3 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX3: 00 : Select .0 input for MUX3 01 : Select .1 input for MUX3 10 : Select .2 input for MUX3 11 : Select .3 input for MUX3 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5-4 | MUX2 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX2: 00 : Select .0 input for MUX2 01 : Select .1 input for MUX2 10 : Select .2 input for MUX2 11 : Select .3 input for MUX2 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3-2 | MUX1 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX1: 00 : Select .0 input for MUX1 01 : Select .1 input for MUX1 10 : Select .2 input for MUX1 11 : Select .3 input for MUX1 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX0 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX0: 00 : Select .0 input for MUX0 01 : Select .1 input for MUX0 10 : Select .2 input for MUX0 11 : Select .3 input for MUX0 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP2MUX16TO31CFG is shown in Figure 9-35 and described in Table 9-41.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output2
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | RESERVED | R/W | 0h | Reserved |
| 29-28 | RESERVED | R/W | 0h | Reserved |
| 27-26 | RESERVED | R/W | 0h | Reserved |
| 25-24 | RESERVED | R/W | 0h | Reserved |
| 23-22 | RESERVED | R/W | 0h | Reserved |
| 21-20 | RESERVED | R/W | 0h | Reserved |
| 19-18 | RESERVED | R/W | 0h | Reserved |
| 17-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R/W | 0h | Reserved |
| 13-12 | RESERVED | R/W | 0h | Reserved |
| 11-10 | RESERVED | R/W | 0h | Reserved |
| 9-8 | RESERVED | R/W | 0h | Reserved |
| 7-6 | RESERVED | R/W | 0h | Reserved |
| 5-4 | RESERVED | R/W | 0h | Reserved |
| 3-2 | MUX17 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX17: 00 : Select .0 input for MUX17 01 : Select .1 input for MUX17 10 : Select .2 input for MUX17 11 : Select .3 input for MUX17 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX16 | R/W | 0h | Select Bits for PWM-XBAR OUT2MUX16: 00 : Select .0 input for MUX16 01 : Select .1 input for MUX16 10 : Select .2 input for MUX16 11 : Select .3 input for MUX16 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP3MUX0TO15CFG is shown in Figure 9-36 and described in Table 9-42.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output3
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | MUX15 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX15: 00 : Select .0 input for MUX15 01 : Select .1 input for MUX15 10 : Select .2 input for MUX15 11 : Select .3 input for MUX15 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 29-28 | MUX14 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX14: 00 : Select .0 input for MUX14 01 : Select .1 input for MUX14 10 : Select .2 input for MUX14 11 : Select .3 input for MUX14 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 27-26 | MUX13 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX13: 00 : Select .0 input for MUX13 01 : Select .1 input for MUX13 10 : Select .2 input for MUX13 11 : Select .3 input for MUX13 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 25-24 | MUX12 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX12: 00 : Select .0 input for MUX12 01 : Select .1 input for MUX12 10 : Select .2 input for MUX12 11 : Select .3 input for MUX12 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 23-22 | MUX11 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX11: 00 : Select .0 input for MUX11 01 : Select .1 input for MUX11 10 : Select .2 input for MUX11 11 : Select .3 input for MUX11 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 21-20 | MUX10 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX10: 00 : Select .0 input for MUX10 01 : Select .1 input for MUX10 10 : Select .2 input for MUX10 11 : Select .3 input for MUX10 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 19-18 | MUX9 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX9: 00 : Select .0 input for MUX9 01 : Select .1 input for MUX9 10 : Select .2 input for MUX9 11 : Select .3 input for MUX9 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 17-16 | MUX8 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX8: 00 : Select .0 input for MUX8 01 : Select .1 input for MUX8 10 : Select .2 input for MUX8 11 : Select .3 input for MUX8 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15-14 | MUX7 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX7: 00 : Select .0 input for MUX7 01 : Select .1 input for MUX7 10 : Select .2 input for MUX7 11 : Select .3 input for MUX7 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13-12 | MUX6 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX6: 00 : Select .0 input for MUX6 01 : Select .1 input for MUX6 10 : Select .2 input for MUX6 11 : Select .3 input for MUX6 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11-10 | MUX5 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX5: 00 : Select .0 input for MUX5 01 : Select .1 input for MUX5 10 : Select .2 input for MUX5 11 : Select .3 input for MUX5 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9-8 | MUX4 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX4: 00 : Select .0 input for MUX4 01 : Select .1 input for MUX4 10 : Select .2 input for MUX4 11 : Select .3 input for MUX4 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7-6 | MUX3 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX3: 00 : Select .0 input for MUX3 01 : Select .1 input for MUX3 10 : Select .2 input for MUX3 11 : Select .3 input for MUX3 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5-4 | MUX2 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX2: 00 : Select .0 input for MUX2 01 : Select .1 input for MUX2 10 : Select .2 input for MUX2 11 : Select .3 input for MUX2 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3-2 | MUX1 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX1: 00 : Select .0 input for MUX1 01 : Select .1 input for MUX1 10 : Select .2 input for MUX1 11 : Select .3 input for MUX1 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX0 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX0: 00 : Select .0 input for MUX0 01 : Select .1 input for MUX0 10 : Select .2 input for MUX0 11 : Select .3 input for MUX0 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP3MUX16TO31CFG is shown in Figure 9-37 and described in Table 9-43.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output3
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | RESERVED | R/W | 0h | Reserved |
| 29-28 | RESERVED | R/W | 0h | Reserved |
| 27-26 | RESERVED | R/W | 0h | Reserved |
| 25-24 | RESERVED | R/W | 0h | Reserved |
| 23-22 | RESERVED | R/W | 0h | Reserved |
| 21-20 | RESERVED | R/W | 0h | Reserved |
| 19-18 | RESERVED | R/W | 0h | Reserved |
| 17-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R/W | 0h | Reserved |
| 13-12 | RESERVED | R/W | 0h | Reserved |
| 11-10 | RESERVED | R/W | 0h | Reserved |
| 9-8 | RESERVED | R/W | 0h | Reserved |
| 7-6 | RESERVED | R/W | 0h | Reserved |
| 5-4 | RESERVED | R/W | 0h | Reserved |
| 3-2 | MUX17 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX17: 00 : Select .0 input for MUX17 01 : Select .1 input for MUX17 10 : Select .2 input for MUX17 11 : Select .3 input for MUX17 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX16 | R/W | 0h | Select Bits for PWM-XBAR OUT3MUX16: 00 : Select .0 input for MUX16 01 : Select .1 input for MUX16 10 : Select .2 input for MUX16 11 : Select .3 input for MUX16 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP4MUX0TO15CFG is shown in Figure 9-38 and described in Table 9-44.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output4
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | MUX15 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX15: 00 : Select .0 input for MUX15 01 : Select .1 input for MUX15 10 : Select .2 input for MUX15 11 : Select .3 input for MUX15 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 29-28 | MUX14 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX14: 00 : Select .0 input for MUX14 01 : Select .1 input for MUX14 10 : Select .2 input for MUX14 11 : Select .3 input for MUX14 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 27-26 | MUX13 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX13: 00 : Select .0 input for MUX13 01 : Select .1 input for MUX13 10 : Select .2 input for MUX13 11 : Select .3 input for MUX13 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 25-24 | MUX12 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX12: 00 : Select .0 input for MUX12 01 : Select .1 input for MUX12 10 : Select .2 input for MUX12 11 : Select .3 input for MUX12 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 23-22 | MUX11 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX11: 00 : Select .0 input for MUX11 01 : Select .1 input for MUX11 10 : Select .2 input for MUX11 11 : Select .3 input for MUX11 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 21-20 | MUX10 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX10: 00 : Select .0 input for MUX10 01 : Select .1 input for MUX10 10 : Select .2 input for MUX10 11 : Select .3 input for MUX10 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 19-18 | MUX9 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX9: 00 : Select .0 input for MUX9 01 : Select .1 input for MUX9 10 : Select .2 input for MUX9 11 : Select .3 input for MUX9 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 17-16 | MUX8 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX8: 00 : Select .0 input for MUX8 01 : Select .1 input for MUX8 10 : Select .2 input for MUX8 11 : Select .3 input for MUX8 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15-14 | MUX7 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX7: 00 : Select .0 input for MUX7 01 : Select .1 input for MUX7 10 : Select .2 input for MUX7 11 : Select .3 input for MUX7 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13-12 | MUX6 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX6: 00 : Select .0 input for MUX6 01 : Select .1 input for MUX6 10 : Select .2 input for MUX6 11 : Select .3 input for MUX6 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11-10 | MUX5 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX5: 00 : Select .0 input for MUX5 01 : Select .1 input for MUX5 10 : Select .2 input for MUX5 11 : Select .3 input for MUX5 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9-8 | MUX4 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX4: 00 : Select .0 input for MUX4 01 : Select .1 input for MUX4 10 : Select .2 input for MUX4 11 : Select .3 input for MUX4 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7-6 | MUX3 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX3: 00 : Select .0 input for MUX3 01 : Select .1 input for MUX3 10 : Select .2 input for MUX3 11 : Select .3 input for MUX3 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5-4 | MUX2 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX2: 00 : Select .0 input for MUX2 01 : Select .1 input for MUX2 10 : Select .2 input for MUX2 11 : Select .3 input for MUX2 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3-2 | MUX1 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX1: 00 : Select .0 input for MUX1 01 : Select .1 input for MUX1 10 : Select .2 input for MUX1 11 : Select .3 input for MUX1 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX0 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX0: 00 : Select .0 input for MUX0 01 : Select .1 input for MUX0 10 : Select .2 input for MUX0 11 : Select .3 input for MUX0 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP4MUX16TO31CFG is shown in Figure 9-39 and described in Table 9-45.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output4
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | RESERVED | R/W | 0h | Reserved |
| 29-28 | RESERVED | R/W | 0h | Reserved |
| 27-26 | RESERVED | R/W | 0h | Reserved |
| 25-24 | RESERVED | R/W | 0h | Reserved |
| 23-22 | RESERVED | R/W | 0h | Reserved |
| 21-20 | RESERVED | R/W | 0h | Reserved |
| 19-18 | RESERVED | R/W | 0h | Reserved |
| 17-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R/W | 0h | Reserved |
| 13-12 | RESERVED | R/W | 0h | Reserved |
| 11-10 | RESERVED | R/W | 0h | Reserved |
| 9-8 | RESERVED | R/W | 0h | Reserved |
| 7-6 | RESERVED | R/W | 0h | Reserved |
| 5-4 | RESERVED | R/W | 0h | Reserved |
| 3-2 | MUX17 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX17: 00 : Select .0 input for MUX17 01 : Select .1 input for MUX17 10 : Select .2 input for MUX17 11 : Select .3 input for MUX17 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX16 | R/W | 0h | Select Bits for PWM-XBAR OUT4MUX16: 00 : Select .0 input for MUX16 01 : Select .1 input for MUX16 10 : Select .2 input for MUX16 11 : Select .3 input for MUX16 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP5MUX0TO15CFG is shown in Figure 9-40 and described in Table 9-46.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output5
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | MUX15 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX15: 00 : Select .0 input for MUX15 01 : Select .1 input for MUX15 10 : Select .2 input for MUX15 11 : Select .3 input for MUX15 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 29-28 | MUX14 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX14: 00 : Select .0 input for MUX14 01 : Select .1 input for MUX14 10 : Select .2 input for MUX14 11 : Select .3 input for MUX14 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 27-26 | MUX13 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX13: 00 : Select .0 input for MUX13 01 : Select .1 input for MUX13 10 : Select .2 input for MUX13 11 : Select .3 input for MUX13 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 25-24 | MUX12 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX12: 00 : Select .0 input for MUX12 01 : Select .1 input for MUX12 10 : Select .2 input for MUX12 11 : Select .3 input for MUX12 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 23-22 | MUX11 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX11: 00 : Select .0 input for MUX11 01 : Select .1 input for MUX11 10 : Select .2 input for MUX11 11 : Select .3 input for MUX11 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 21-20 | MUX10 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX10: 00 : Select .0 input for MUX10 01 : Select .1 input for MUX10 10 : Select .2 input for MUX10 11 : Select .3 input for MUX10 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 19-18 | MUX9 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX9: 00 : Select .0 input for MUX9 01 : Select .1 input for MUX9 10 : Select .2 input for MUX9 11 : Select .3 input for MUX9 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 17-16 | MUX8 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX8: 00 : Select .0 input for MUX8 01 : Select .1 input for MUX8 10 : Select .2 input for MUX8 11 : Select .3 input for MUX8 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15-14 | MUX7 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX7: 00 : Select .0 input for MUX7 01 : Select .1 input for MUX7 10 : Select .2 input for MUX7 11 : Select .3 input for MUX7 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13-12 | MUX6 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX6: 00 : Select .0 input for MUX6 01 : Select .1 input for MUX6 10 : Select .2 input for MUX6 11 : Select .3 input for MUX6 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11-10 | MUX5 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX5: 00 : Select .0 input for MUX5 01 : Select .1 input for MUX5 10 : Select .2 input for MUX5 11 : Select .3 input for MUX5 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9-8 | MUX4 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX4: 00 : Select .0 input for MUX4 01 : Select .1 input for MUX4 10 : Select .2 input for MUX4 11 : Select .3 input for MUX4 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7-6 | MUX3 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX3: 00 : Select .0 input for MUX3 01 : Select .1 input for MUX3 10 : Select .2 input for MUX3 11 : Select .3 input for MUX3 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5-4 | MUX2 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX2: 00 : Select .0 input for MUX2 01 : Select .1 input for MUX2 10 : Select .2 input for MUX2 11 : Select .3 input for MUX2 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3-2 | MUX1 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX1: 00 : Select .0 input for MUX1 01 : Select .1 input for MUX1 10 : Select .2 input for MUX1 11 : Select .3 input for MUX1 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX0 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX0: 00 : Select .0 input for MUX0 01 : Select .1 input for MUX0 10 : Select .2 input for MUX0 11 : Select .3 input for MUX0 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP5MUX16TO31CFG is shown in Figure 9-41 and described in Table 9-47.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output5
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | RESERVED | R/W | 0h | Reserved |
| 29-28 | RESERVED | R/W | 0h | Reserved |
| 27-26 | RESERVED | R/W | 0h | Reserved |
| 25-24 | RESERVED | R/W | 0h | Reserved |
| 23-22 | RESERVED | R/W | 0h | Reserved |
| 21-20 | RESERVED | R/W | 0h | Reserved |
| 19-18 | RESERVED | R/W | 0h | Reserved |
| 17-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R/W | 0h | Reserved |
| 13-12 | RESERVED | R/W | 0h | Reserved |
| 11-10 | RESERVED | R/W | 0h | Reserved |
| 9-8 | RESERVED | R/W | 0h | Reserved |
| 7-6 | RESERVED | R/W | 0h | Reserved |
| 5-4 | RESERVED | R/W | 0h | Reserved |
| 3-2 | MUX17 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX17: 00 : Select .0 input for MUX17 01 : Select .1 input for MUX17 10 : Select .2 input for MUX17 11 : Select .3 input for MUX17 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX16 | R/W | 0h | Select Bits for PWM-XBAR OUT5MUX16: 00 : Select .0 input for MUX16 01 : Select .1 input for MUX16 10 : Select .2 input for MUX16 11 : Select .3 input for MUX16 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP6MUX0TO15CFG is shown in Figure 9-42 and described in Table 9-48.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output6
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | MUX15 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX15: 00 : Select .0 input for MUX15 01 : Select .1 input for MUX15 10 : Select .2 input for MUX15 11 : Select .3 input for MUX15 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 29-28 | MUX14 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX14: 00 : Select .0 input for MUX14 01 : Select .1 input for MUX14 10 : Select .2 input for MUX14 11 : Select .3 input for MUX14 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 27-26 | MUX13 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX13: 00 : Select .0 input for MUX13 01 : Select .1 input for MUX13 10 : Select .2 input for MUX13 11 : Select .3 input for MUX13 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 25-24 | MUX12 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX12: 00 : Select .0 input for MUX12 01 : Select .1 input for MUX12 10 : Select .2 input for MUX12 11 : Select .3 input for MUX12 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 23-22 | MUX11 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX11: 00 : Select .0 input for MUX11 01 : Select .1 input for MUX11 10 : Select .2 input for MUX11 11 : Select .3 input for MUX11 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 21-20 | MUX10 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX10: 00 : Select .0 input for MUX10 01 : Select .1 input for MUX10 10 : Select .2 input for MUX10 11 : Select .3 input for MUX10 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 19-18 | MUX9 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX9: 00 : Select .0 input for MUX9 01 : Select .1 input for MUX9 10 : Select .2 input for MUX9 11 : Select .3 input for MUX9 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 17-16 | MUX8 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX8: 00 : Select .0 input for MUX8 01 : Select .1 input for MUX8 10 : Select .2 input for MUX8 11 : Select .3 input for MUX8 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15-14 | MUX7 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX7: 00 : Select .0 input for MUX7 01 : Select .1 input for MUX7 10 : Select .2 input for MUX7 11 : Select .3 input for MUX7 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13-12 | MUX6 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX6: 00 : Select .0 input for MUX6 01 : Select .1 input for MUX6 10 : Select .2 input for MUX6 11 : Select .3 input for MUX6 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11-10 | MUX5 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX5: 00 : Select .0 input for MUX5 01 : Select .1 input for MUX5 10 : Select .2 input for MUX5 11 : Select .3 input for MUX5 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9-8 | MUX4 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX4: 00 : Select .0 input for MUX4 01 : Select .1 input for MUX4 10 : Select .2 input for MUX4 11 : Select .3 input for MUX4 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7-6 | MUX3 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX3: 00 : Select .0 input for MUX3 01 : Select .1 input for MUX3 10 : Select .2 input for MUX3 11 : Select .3 input for MUX3 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5-4 | MUX2 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX2: 00 : Select .0 input for MUX2 01 : Select .1 input for MUX2 10 : Select .2 input for MUX2 11 : Select .3 input for MUX2 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3-2 | MUX1 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX1: 00 : Select .0 input for MUX1 01 : Select .1 input for MUX1 10 : Select .2 input for MUX1 11 : Select .3 input for MUX1 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX0 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX0: 00 : Select .0 input for MUX0 01 : Select .1 input for MUX0 10 : Select .2 input for MUX0 11 : Select .3 input for MUX0 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP6MUX16TO31CFG is shown in Figure 9-43 and described in Table 9-49.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output6
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | RESERVED | R/W | 0h | Reserved |
| 29-28 | RESERVED | R/W | 0h | Reserved |
| 27-26 | RESERVED | R/W | 0h | Reserved |
| 25-24 | RESERVED | R/W | 0h | Reserved |
| 23-22 | RESERVED | R/W | 0h | Reserved |
| 21-20 | RESERVED | R/W | 0h | Reserved |
| 19-18 | RESERVED | R/W | 0h | Reserved |
| 17-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R/W | 0h | Reserved |
| 13-12 | RESERVED | R/W | 0h | Reserved |
| 11-10 | RESERVED | R/W | 0h | Reserved |
| 9-8 | RESERVED | R/W | 0h | Reserved |
| 7-6 | RESERVED | R/W | 0h | Reserved |
| 5-4 | RESERVED | R/W | 0h | Reserved |
| 3-2 | MUX17 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX17: 00 : Select .0 input for MUX17 01 : Select .1 input for MUX17 10 : Select .2 input for MUX17 11 : Select .3 input for MUX17 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX16 | R/W | 0h | Select Bits for PWM-XBAR OUT6MUX16: 00 : Select .0 input for MUX16 01 : Select .1 input for MUX16 10 : Select .2 input for MUX16 11 : Select .3 input for MUX16 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP7MUX0TO15CFG is shown in Figure 9-44 and described in Table 9-50.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output7
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | MUX15 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX15: 00 : Select .0 input for MUX15 01 : Select .1 input for MUX15 10 : Select .2 input for MUX15 11 : Select .3 input for MUX15 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 29-28 | MUX14 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX14: 00 : Select .0 input for MUX14 01 : Select .1 input for MUX14 10 : Select .2 input for MUX14 11 : Select .3 input for MUX14 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 27-26 | MUX13 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX13: 00 : Select .0 input for MUX13 01 : Select .1 input for MUX13 10 : Select .2 input for MUX13 11 : Select .3 input for MUX13 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 25-24 | MUX12 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX12: 00 : Select .0 input for MUX12 01 : Select .1 input for MUX12 10 : Select .2 input for MUX12 11 : Select .3 input for MUX12 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 23-22 | MUX11 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX11: 00 : Select .0 input for MUX11 01 : Select .1 input for MUX11 10 : Select .2 input for MUX11 11 : Select .3 input for MUX11 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 21-20 | MUX10 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX10: 00 : Select .0 input for MUX10 01 : Select .1 input for MUX10 10 : Select .2 input for MUX10 11 : Select .3 input for MUX10 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 19-18 | MUX9 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX9: 00 : Select .0 input for MUX9 01 : Select .1 input for MUX9 10 : Select .2 input for MUX9 11 : Select .3 input for MUX9 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 17-16 | MUX8 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX8: 00 : Select .0 input for MUX8 01 : Select .1 input for MUX8 10 : Select .2 input for MUX8 11 : Select .3 input for MUX8 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15-14 | MUX7 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX7: 00 : Select .0 input for MUX7 01 : Select .1 input for MUX7 10 : Select .2 input for MUX7 11 : Select .3 input for MUX7 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13-12 | MUX6 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX6: 00 : Select .0 input for MUX6 01 : Select .1 input for MUX6 10 : Select .2 input for MUX6 11 : Select .3 input for MUX6 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11-10 | MUX5 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX5: 00 : Select .0 input for MUX5 01 : Select .1 input for MUX5 10 : Select .2 input for MUX5 11 : Select .3 input for MUX5 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9-8 | MUX4 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX4: 00 : Select .0 input for MUX4 01 : Select .1 input for MUX4 10 : Select .2 input for MUX4 11 : Select .3 input for MUX4 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7-6 | MUX3 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX3: 00 : Select .0 input for MUX3 01 : Select .1 input for MUX3 10 : Select .2 input for MUX3 11 : Select .3 input for MUX3 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5-4 | MUX2 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX2: 00 : Select .0 input for MUX2 01 : Select .1 input for MUX2 10 : Select .2 input for MUX2 11 : Select .3 input for MUX2 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3-2 | MUX1 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX1: 00 : Select .0 input for MUX1 01 : Select .1 input for MUX1 10 : Select .2 input for MUX1 11 : Select .3 input for MUX1 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX0 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX0: 00 : Select .0 input for MUX0 01 : Select .1 input for MUX0 10 : Select .2 input for MUX0 11 : Select .3 input for MUX0 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP7MUX16TO31CFG is shown in Figure 9-45 and described in Table 9-51.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output7
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | RESERVED | R/W | 0h | Reserved |
| 29-28 | RESERVED | R/W | 0h | Reserved |
| 27-26 | RESERVED | R/W | 0h | Reserved |
| 25-24 | RESERVED | R/W | 0h | Reserved |
| 23-22 | RESERVED | R/W | 0h | Reserved |
| 21-20 | RESERVED | R/W | 0h | Reserved |
| 19-18 | RESERVED | R/W | 0h | Reserved |
| 17-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R/W | 0h | Reserved |
| 13-12 | RESERVED | R/W | 0h | Reserved |
| 11-10 | RESERVED | R/W | 0h | Reserved |
| 9-8 | RESERVED | R/W | 0h | Reserved |
| 7-6 | RESERVED | R/W | 0h | Reserved |
| 5-4 | RESERVED | R/W | 0h | Reserved |
| 3-2 | MUX17 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX17: 00 : Select .0 input for MUX17 01 : Select .1 input for MUX17 10 : Select .2 input for MUX17 11 : Select .3 input for MUX17 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX16 | R/W | 0h | Select Bits for PWM-XBAR OUT7MUX16: 00 : Select .0 input for MUX16 01 : Select .1 input for MUX16 10 : Select .2 input for MUX16 11 : Select .3 input for MUX16 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP8MUX0TO15CFG is shown in Figure 9-46 and described in Table 9-52.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output8
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | MUX15 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX15: 00 : Select .0 input for MUX15 01 : Select .1 input for MUX15 10 : Select .2 input for MUX15 11 : Select .3 input for MUX15 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 29-28 | MUX14 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX14: 00 : Select .0 input for MUX14 01 : Select .1 input for MUX14 10 : Select .2 input for MUX14 11 : Select .3 input for MUX14 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 27-26 | MUX13 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX13: 00 : Select .0 input for MUX13 01 : Select .1 input for MUX13 10 : Select .2 input for MUX13 11 : Select .3 input for MUX13 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 25-24 | MUX12 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX12: 00 : Select .0 input for MUX12 01 : Select .1 input for MUX12 10 : Select .2 input for MUX12 11 : Select .3 input for MUX12 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 23-22 | MUX11 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX11: 00 : Select .0 input for MUX11 01 : Select .1 input for MUX11 10 : Select .2 input for MUX11 11 : Select .3 input for MUX11 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 21-20 | MUX10 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX10: 00 : Select .0 input for MUX10 01 : Select .1 input for MUX10 10 : Select .2 input for MUX10 11 : Select .3 input for MUX10 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 19-18 | MUX9 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX9: 00 : Select .0 input for MUX9 01 : Select .1 input for MUX9 10 : Select .2 input for MUX9 11 : Select .3 input for MUX9 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 17-16 | MUX8 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX8: 00 : Select .0 input for MUX8 01 : Select .1 input for MUX8 10 : Select .2 input for MUX8 11 : Select .3 input for MUX8 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15-14 | MUX7 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX7: 00 : Select .0 input for MUX7 01 : Select .1 input for MUX7 10 : Select .2 input for MUX7 11 : Select .3 input for MUX7 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13-12 | MUX6 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX6: 00 : Select .0 input for MUX6 01 : Select .1 input for MUX6 10 : Select .2 input for MUX6 11 : Select .3 input for MUX6 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11-10 | MUX5 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX5: 00 : Select .0 input for MUX5 01 : Select .1 input for MUX5 10 : Select .2 input for MUX5 11 : Select .3 input for MUX5 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9-8 | MUX4 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX4: 00 : Select .0 input for MUX4 01 : Select .1 input for MUX4 10 : Select .2 input for MUX4 11 : Select .3 input for MUX4 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7-6 | MUX3 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX3: 00 : Select .0 input for MUX3 01 : Select .1 input for MUX3 10 : Select .2 input for MUX3 11 : Select .3 input for MUX3 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5-4 | MUX2 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX2: 00 : Select .0 input for MUX2 01 : Select .1 input for MUX2 10 : Select .2 input for MUX2 11 : Select .3 input for MUX2 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3-2 | MUX1 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX1: 00 : Select .0 input for MUX1 01 : Select .1 input for MUX1 10 : Select .2 input for MUX1 11 : Select .3 input for MUX1 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX0 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX0: 00 : Select .0 input for MUX0 01 : Select .1 input for MUX0 10 : Select .2 input for MUX0 11 : Select .3 input for MUX0 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP8MUX16TO31CFG is shown in Figure 9-47 and described in Table 9-53.
Return to the Summary Table.
PWM XBAR Mux Configuration for Output8
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 | ||||||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-30 | RESERVED | R/W | 0h | Reserved |
| 29-28 | RESERVED | R/W | 0h | Reserved |
| 27-26 | RESERVED | R/W | 0h | Reserved |
| 25-24 | RESERVED | R/W | 0h | Reserved |
| 23-22 | RESERVED | R/W | 0h | Reserved |
| 21-20 | RESERVED | R/W | 0h | Reserved |
| 19-18 | RESERVED | R/W | 0h | Reserved |
| 17-16 | RESERVED | R/W | 0h | Reserved |
| 15-14 | RESERVED | R/W | 0h | Reserved |
| 13-12 | RESERVED | R/W | 0h | Reserved |
| 11-10 | RESERVED | R/W | 0h | Reserved |
| 9-8 | RESERVED | R/W | 0h | Reserved |
| 7-6 | RESERVED | R/W | 0h | Reserved |
| 5-4 | RESERVED | R/W | 0h | Reserved |
| 3-2 | MUX17 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX17: 00 : Select .0 input for MUX17 01 : Select .1 input for MUX17 10 : Select .2 input for MUX17 11 : Select .3 input for MUX17 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1-0 | MUX16 | R/W | 0h | Select Bits for PWM-XBAR OUT8MUX16: 00 : Select .0 input for MUX16 01 : Select .1 input for MUX16 10 : Select .2 input for MUX16 11 : Select .3 input for MUX16 Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP1MUXENABLE is shown in Figure 9-48 and described in Table 9-54.
Return to the Summary Table.
PWM XBAR Mux Enable for Output1
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | R/W | 0h | Reserved |
| 30 | RESERVED | R/W | 0h | Reserved |
| 29 | RESERVED | R/W | 0h | Reserved |
| 28 | RESERVED | R/W | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | RESERVED | R/W | 0h | Reserved |
| 17 | MUX17 | R/W | 0h | Selects the output of MUX17 to drive OUT1 of PWM-XBAR 0: Respective output of MUX17 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX17 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 16 | MUX16 | R/W | 0h | Selects the output of MUX16 to drive OUT1 of PWM-XBAR 0: Respective output of MUX16 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX16 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15 | MUX15 | R/W | 0h | Selects the output of MUX15 to drive OUT1 of PWM-XBAR 0: Respective output of MUX15 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX15 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 14 | MUX14 | R/W | 0h | Selects the output of MUX14 to drive OUT1 of PWM-XBAR 0: Respective output of MUX14 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX14 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13 | MUX13 | R/W | 0h | Selects the output of MUX13 to drive OUT1 of PWM-XBAR 0: Respective output of MUX13 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX13 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 12 | MUX12 | R/W | 0h | Selects the output of MUX12 to drive OUT1 of PWM-XBAR 0: Respective output of MUX12 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX12 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11 | MUX11 | R/W | 0h | Selects the output of MUX11 to drive OUT1 of PWM-XBAR 0: Respective output of MUX11 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX11 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 10 | MUX10 | R/W | 0h | Selects the output of MUX10 to drive OUT1 of PWM-XBAR 0: Respective output of MUX10 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX10 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9 | MUX9 | R/W | 0h | Selects the output of MUX9 to drive OUT1 of PWM-XBAR 0: Respective output of MUX9 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX9 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 8 | MUX8 | R/W | 0h | Selects the output of MUX8 to drive OUT1 of PWM-XBAR 0: Respective output of MUX8 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX8 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7 | MUX7 | R/W | 0h | Selects the output of MUX7 to drive OUT1 of PWM-XBAR 0: Respective output of MUX7 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX7 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | MUX6 | R/W | 0h | Selects the output of MUX6 to drive OUT1 of PWM-XBAR 0: Respective output of MUX6 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX6 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | MUX5 | R/W | 0h | Selects the output of MUX5 to drive OUT1 of PWM-XBAR 0: Respective output of MUX5 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX5 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | MUX4 | R/W | 0h | Selects the output of MUX4 to drive OUT1 of PWM-XBAR 0: Respective output of MUX4 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX4 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | MUX3 | R/W | 0h | Selects the output of MUX3 to drive OUT1 of PWM-XBAR 0: Respective output of MUX3 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX3 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | MUX2 | R/W | 0h | Selects the output of MUX2 to drive OUT1 of PWM-XBAR 0: Respective output of MUX2 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX2 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | MUX1 | R/W | 0h | Selects the output of MUX1 to drive OUT1 of PWM-XBAR 0: Respective output of MUX1 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX1 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | MUX0 | R/W | 0h | Selects the output of MUX0 to drive OUT1 of PWM-XBAR 0: Respective output of MUX0 is disabled to drive the OUT1 of PWM-XBAR 1: Respective output of MUX0 is enabled to drive the OUT1 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP2MUXENABLE is shown in Figure 9-49 and described in Table 9-55.
Return to the Summary Table.
PWM XBAR Mux Enable for Output2
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | R/W | 0h | Reserved |
| 30 | RESERVED | R/W | 0h | Reserved |
| 29 | RESERVED | R/W | 0h | Reserved |
| 28 | RESERVED | R/W | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | RESERVED | R/W | 0h | Reserved |
| 17 | MUX17 | R/W | 0h | Selects the output of MUX17 to drive OUT2 of PWM-XBAR 0: Respective output of MUX17 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX17 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 16 | MUX16 | R/W | 0h | Selects the output of MUX16 to drive OUT2 of PWM-XBAR 0: Respective output of MUX16 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX16 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15 | MUX15 | R/W | 0h | Selects the output of MUX15 to drive OUT2 of PWM-XBAR 0: Respective output of MUX15 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX15 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 14 | MUX14 | R/W | 0h | Selects the output of MUX14 to drive OUT2 of PWM-XBAR 0: Respective output of MUX14 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX14 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13 | MUX13 | R/W | 0h | Selects the output of MUX13 to drive OUT2 of PWM-XBAR 0: Respective output of MUX13 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX13 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 12 | MUX12 | R/W | 0h | Selects the output of MUX12 to drive OUT2 of PWM-XBAR 0: Respective output of MUX12 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX12 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11 | MUX11 | R/W | 0h | Selects the output of MUX11 to drive OUT2 of PWM-XBAR 0: Respective output of MUX11 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX11 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 10 | MUX10 | R/W | 0h | Selects the output of MUX10 to drive OUT2 of PWM-XBAR 0: Respective output of MUX10 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX10 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9 | MUX9 | R/W | 0h | Selects the output of MUX9 to drive OUT2 of PWM-XBAR 0: Respective output of MUX9 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX9 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 8 | MUX8 | R/W | 0h | Selects the output of MUX8 to drive OUT2 of PWM-XBAR 0: Respective output of MUX8 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX8 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7 | MUX7 | R/W | 0h | Selects the output of MUX7 to drive OUT2 of PWM-XBAR 0: Respective output of MUX7 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX7 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | MUX6 | R/W | 0h | Selects the output of MUX6 to drive OUT2 of PWM-XBAR 0: Respective output of MUX6 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX6 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | MUX5 | R/W | 0h | Selects the output of MUX5 to drive OUT2 of PWM-XBAR 0: Respective output of MUX5 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX5 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | MUX4 | R/W | 0h | Selects the output of MUX4 to drive OUT2 of PWM-XBAR 0: Respective output of MUX4 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX4 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | MUX3 | R/W | 0h | Selects the output of MUX3 to drive OUT2 of PWM-XBAR 0: Respective output of MUX3 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX3 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | MUX2 | R/W | 0h | Selects the output of MUX2 to drive OUT2 of PWM-XBAR 0: Respective output of MUX2 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX2 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | MUX1 | R/W | 0h | Selects the output of MUX1 to drive OUT2 of PWM-XBAR 0: Respective output of MUX1 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX1 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | MUX0 | R/W | 0h | Selects the output of MUX0 to drive OUT2 of PWM-XBAR 0: Respective output of MUX0 is disabled to drive the OUT2 of PWM-XBAR 1: Respective output of MUX0 is enabled to drive the OUT2 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP3MUXENABLE is shown in Figure 9-50 and described in Table 9-56.
Return to the Summary Table.
PWM XBAR Mux Enable for Output3
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | R/W | 0h | Reserved |
| 30 | RESERVED | R/W | 0h | Reserved |
| 29 | RESERVED | R/W | 0h | Reserved |
| 28 | RESERVED | R/W | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | RESERVED | R/W | 0h | Reserved |
| 17 | MUX17 | R/W | 0h | Selects the output of MUX17 to drive OUT3 of PWM-XBAR 0: Respective output of MUX17 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX17 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 16 | MUX16 | R/W | 0h | Selects the output of MUX16 to drive OUT3 of PWM-XBAR 0: Respective output of MUX16 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX16 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15 | MUX15 | R/W | 0h | Selects the output of MUX15 to drive OUT3 of PWM-XBAR 0: Respective output of MUX15 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX15 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 14 | MUX14 | R/W | 0h | Selects the output of MUX14 to drive OUT3 of PWM-XBAR 0: Respective output of MUX14 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX14 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13 | MUX13 | R/W | 0h | Selects the output of MUX13 to drive OUT3 of PWM-XBAR 0: Respective output of MUX13 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX13 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 12 | MUX12 | R/W | 0h | Selects the output of MUX12 to drive OUT3 of PWM-XBAR 0: Respective output of MUX12 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX12 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11 | MUX11 | R/W | 0h | Selects the output of MUX11 to drive OUT3 of PWM-XBAR 0: Respective output of MUX11 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX11 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 10 | MUX10 | R/W | 0h | Selects the output of MUX10 to drive OUT3 of PWM-XBAR 0: Respective output of MUX10 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX10 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9 | MUX9 | R/W | 0h | Selects the output of MUX9 to drive OUT3 of PWM-XBAR 0: Respective output of MUX9 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX9 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 8 | MUX8 | R/W | 0h | Selects the output of MUX8 to drive OUT3 of PWM-XBAR 0: Respective output of MUX8 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX8 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7 | MUX7 | R/W | 0h | Selects the output of MUX7 to drive OUT3 of PWM-XBAR 0: Respective output of MUX7 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX7 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | MUX6 | R/W | 0h | Selects the output of MUX6 to drive OUT3 of PWM-XBAR 0: Respective output of MUX6 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX6 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | MUX5 | R/W | 0h | Selects the output of MUX5 to drive OUT3 of PWM-XBAR 0: Respective output of MUX5 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX5 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | MUX4 | R/W | 0h | Selects the output of MUX4 to drive OUT3 of PWM-XBAR 0: Respective output of MUX4 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX4 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | MUX3 | R/W | 0h | Selects the output of MUX3 to drive OUT3 of PWM-XBAR 0: Respective output of MUX3 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX3 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | MUX2 | R/W | 0h | Selects the output of MUX2 to drive OUT3 of PWM-XBAR 0: Respective output of MUX2 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX2 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | MUX1 | R/W | 0h | Selects the output of MUX1 to drive OUT3 of PWM-XBAR 0: Respective output of MUX1 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX1 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | MUX0 | R/W | 0h | Selects the output of MUX0 to drive OUT3 of PWM-XBAR 0: Respective output of MUX0 is disabled to drive the OUT3 of PWM-XBAR 1: Respective output of MUX0 is enabled to drive the OUT3 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP4MUXENABLE is shown in Figure 9-51 and described in Table 9-57.
Return to the Summary Table.
PWM XBAR Mux Enable for Output4
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | R/W | 0h | Reserved |
| 30 | RESERVED | R/W | 0h | Reserved |
| 29 | RESERVED | R/W | 0h | Reserved |
| 28 | RESERVED | R/W | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | RESERVED | R/W | 0h | Reserved |
| 17 | MUX17 | R/W | 0h | Selects the output of MUX17 to drive OUT4 of PWM-XBAR 0: Respective output of MUX17 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX17 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 16 | MUX16 | R/W | 0h | Selects the output of MUX16 to drive OUT4 of PWM-XBAR 0: Respective output of MUX16 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX16 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15 | MUX15 | R/W | 0h | Selects the output of MUX15 to drive OUT4 of PWM-XBAR 0: Respective output of MUX15 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX15 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 14 | MUX14 | R/W | 0h | Selects the output of MUX14 to drive OUT4 of PWM-XBAR 0: Respective output of MUX14 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX14 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13 | MUX13 | R/W | 0h | Selects the output of MUX13 to drive OUT4 of PWM-XBAR 0: Respective output of MUX13 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX13 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 12 | MUX12 | R/W | 0h | Selects the output of MUX12 to drive OUT4 of PWM-XBAR 0: Respective output of MUX12 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX12 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11 | MUX11 | R/W | 0h | Selects the output of MUX11 to drive OUT4 of PWM-XBAR 0: Respective output of MUX11 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX11 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 10 | MUX10 | R/W | 0h | Selects the output of MUX10 to drive OUT4 of PWM-XBAR 0: Respective output of MUX10 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX10 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9 | MUX9 | R/W | 0h | Selects the output of MUX9 to drive OUT4 of PWM-XBAR 0: Respective output of MUX9 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX9 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 8 | MUX8 | R/W | 0h | Selects the output of MUX8 to drive OUT4 of PWM-XBAR 0: Respective output of MUX8 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX8 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7 | MUX7 | R/W | 0h | Selects the output of MUX7 to drive OUT4 of PWM-XBAR 0: Respective output of MUX7 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX7 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | MUX6 | R/W | 0h | Selects the output of MUX6 to drive OUT4 of PWM-XBAR 0: Respective output of MUX6 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX6 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | MUX5 | R/W | 0h | Selects the output of MUX5 to drive OUT4 of PWM-XBAR 0: Respective output of MUX5 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX5 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | MUX4 | R/W | 0h | Selects the output of MUX4 to drive OUT4 of PWM-XBAR 0: Respective output of MUX4 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX4 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | MUX3 | R/W | 0h | Selects the output of MUX3 to drive OUT4 of PWM-XBAR 0: Respective output of MUX3 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX3 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | MUX2 | R/W | 0h | Selects the output of MUX2 to drive OUT4 of PWM-XBAR 0: Respective output of MUX2 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX2 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | MUX1 | R/W | 0h | Selects the output of MUX1 to drive OUT4 of PWM-XBAR 0: Respective output of MUX1 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX1 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | MUX0 | R/W | 0h | Selects the output of MUX0 to drive OUT4 of PWM-XBAR 0: Respective output of MUX0 is disabled to drive the OUT4 of PWM-XBAR 1: Respective output of MUX0 is enabled to drive the OUT4 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP5MUXENABLE is shown in Figure 9-52 and described in Table 9-58.
Return to the Summary Table.
PWM XBAR Mux Enable for Output5
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | R/W | 0h | Reserved |
| 30 | RESERVED | R/W | 0h | Reserved |
| 29 | RESERVED | R/W | 0h | Reserved |
| 28 | RESERVED | R/W | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | RESERVED | R/W | 0h | Reserved |
| 17 | MUX17 | R/W | 0h | Selects the output of MUX17 to drive OUT5 of PWM-XBAR 0: Respective output of MUX17 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX17 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 16 | MUX16 | R/W | 0h | Selects the output of MUX16 to drive OUT5 of PWM-XBAR 0: Respective output of MUX16 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX16 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15 | MUX15 | R/W | 0h | Selects the output of MUX15 to drive OUT5 of PWM-XBAR 0: Respective output of MUX15 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX15 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 14 | MUX14 | R/W | 0h | Selects the output of MUX14 to drive OUT5 of PWM-XBAR 0: Respective output of MUX14 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX14 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13 | MUX13 | R/W | 0h | Selects the output of MUX13 to drive OUT5 of PWM-XBAR 0: Respective output of MUX13 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX13 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 12 | MUX12 | R/W | 0h | Selects the output of MUX12 to drive OUT5 of PWM-XBAR 0: Respective output of MUX12 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX12 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11 | MUX11 | R/W | 0h | Selects the output of MUX11 to drive OUT5 of PWM-XBAR 0: Respective output of MUX11 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX11 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 10 | MUX10 | R/W | 0h | Selects the output of MUX10 to drive OUT5 of PWM-XBAR 0: Respective output of MUX10 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX10 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9 | MUX9 | R/W | 0h | Selects the output of MUX9 to drive OUT5 of PWM-XBAR 0: Respective output of MUX9 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX9 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 8 | MUX8 | R/W | 0h | Selects the output of MUX8 to drive OUT5 of PWM-XBAR 0: Respective output of MUX8 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX8 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7 | MUX7 | R/W | 0h | Selects the output of MUX7 to drive OUT5 of PWM-XBAR 0: Respective output of MUX7 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX7 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | MUX6 | R/W | 0h | Selects the output of MUX6 to drive OUT5 of PWM-XBAR 0: Respective output of MUX6 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX6 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | MUX5 | R/W | 0h | Selects the output of MUX5 to drive OUT5 of PWM-XBAR 0: Respective output of MUX5 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX5 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | MUX4 | R/W | 0h | Selects the output of MUX4 to drive OUT5 of PWM-XBAR 0: Respective output of MUX4 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX4 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | MUX3 | R/W | 0h | Selects the output of MUX3 to drive OUT5 of PWM-XBAR 0: Respective output of MUX3 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX3 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | MUX2 | R/W | 0h | Selects the output of MUX2 to drive OUT5 of PWM-XBAR 0: Respective output of MUX2 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX2 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | MUX1 | R/W | 0h | Selects the output of MUX1 to drive OUT5 of PWM-XBAR 0: Respective output of MUX1 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX1 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | MUX0 | R/W | 0h | Selects the output of MUX0 to drive OUT5 of PWM-XBAR 0: Respective output of MUX0 is disabled to drive the OUT5 of PWM-XBAR 1: Respective output of MUX0 is enabled to drive the OUT5 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP6MUXENABLE is shown in Figure 9-53 and described in Table 9-59.
Return to the Summary Table.
PWM XBAR Mux Enable for Output6
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | R/W | 0h | Reserved |
| 30 | RESERVED | R/W | 0h | Reserved |
| 29 | RESERVED | R/W | 0h | Reserved |
| 28 | RESERVED | R/W | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | RESERVED | R/W | 0h | Reserved |
| 17 | MUX17 | R/W | 0h | Selects the output of MUX17 to drive OUT6 of PWM-XBAR 0: Respective output of MUX17 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX17 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 16 | MUX16 | R/W | 0h | Selects the output of MUX16 to drive OUT6 of PWM-XBAR 0: Respective output of MUX16 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX16 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15 | MUX15 | R/W | 0h | Selects the output of MUX15 to drive OUT6 of PWM-XBAR 0: Respective output of MUX15 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX15 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 14 | MUX14 | R/W | 0h | Selects the output of MUX14 to drive OUT6 of PWM-XBAR 0: Respective output of MUX14 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX14 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13 | MUX13 | R/W | 0h | Selects the output of MUX13 to drive OUT6 of PWM-XBAR 0: Respective output of MUX13 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX13 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 12 | MUX12 | R/W | 0h | Selects the output of MUX12 to drive OUT6 of PWM-XBAR 0: Respective output of MUX12 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX12 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11 | MUX11 | R/W | 0h | Selects the output of MUX11 to drive OUT6 of PWM-XBAR 0: Respective output of MUX11 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX11 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 10 | MUX10 | R/W | 0h | Selects the output of MUX10 to drive OUT6 of PWM-XBAR 0: Respective output of MUX10 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX10 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9 | MUX9 | R/W | 0h | Selects the output of MUX9 to drive OUT6 of PWM-XBAR 0: Respective output of MUX9 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX9 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 8 | MUX8 | R/W | 0h | Selects the output of MUX8 to drive OUT6 of PWM-XBAR 0: Respective output of MUX8 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX8 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7 | MUX7 | R/W | 0h | Selects the output of MUX7 to drive OUT6 of PWM-XBAR 0: Respective output of MUX7 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX7 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | MUX6 | R/W | 0h | Selects the output of MUX6 to drive OUT6 of PWM-XBAR 0: Respective output of MUX6 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX6 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | MUX5 | R/W | 0h | Selects the output of MUX5 to drive OUT6 of PWM-XBAR 0: Respective output of MUX5 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX5 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | MUX4 | R/W | 0h | Selects the output of MUX4 to drive OUT6 of PWM-XBAR 0: Respective output of MUX4 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX4 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | MUX3 | R/W | 0h | Selects the output of MUX3 to drive OUT6 of PWM-XBAR 0: Respective output of MUX3 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX3 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | MUX2 | R/W | 0h | Selects the output of MUX2 to drive OUT6 of PWM-XBAR 0: Respective output of MUX2 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX2 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | MUX1 | R/W | 0h | Selects the output of MUX1 to drive OUT6 of PWM-XBAR 0: Respective output of MUX1 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX1 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | MUX0 | R/W | 0h | Selects the output of MUX0 to drive OUT6 of PWM-XBAR 0: Respective output of MUX0 is disabled to drive the OUT6 of PWM-XBAR 1: Respective output of MUX0 is enabled to drive the OUT6 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP7MUXENABLE is shown in Figure 9-54 and described in Table 9-60.
Return to the Summary Table.
PWM XBAR Mux Enable for Output7
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | R/W | 0h | Reserved |
| 30 | RESERVED | R/W | 0h | Reserved |
| 29 | RESERVED | R/W | 0h | Reserved |
| 28 | RESERVED | R/W | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | RESERVED | R/W | 0h | Reserved |
| 17 | MUX17 | R/W | 0h | Selects the output of MUX17 to drive OUT7 of PWM-XBAR 0: Respective output of MUX17 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX17 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 16 | MUX16 | R/W | 0h | Selects the output of MUX16 to drive OUT7 of PWM-XBAR 0: Respective output of MUX16 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX16 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15 | MUX15 | R/W | 0h | Selects the output of MUX15 to drive OUT7 of PWM-XBAR 0: Respective output of MUX15 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX15 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 14 | MUX14 | R/W | 0h | Selects the output of MUX14 to drive OUT7 of PWM-XBAR 0: Respective output of MUX14 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX14 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13 | MUX13 | R/W | 0h | Selects the output of MUX13 to drive OUT7 of PWM-XBAR 0: Respective output of MUX13 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX13 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 12 | MUX12 | R/W | 0h | Selects the output of MUX12 to drive OUT7 of PWM-XBAR 0: Respective output of MUX12 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX12 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11 | MUX11 | R/W | 0h | Selects the output of MUX11 to drive OUT7 of PWM-XBAR 0: Respective output of MUX11 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX11 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 10 | MUX10 | R/W | 0h | Selects the output of MUX10 to drive OUT7 of PWM-XBAR 0: Respective output of MUX10 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX10 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9 | MUX9 | R/W | 0h | Selects the output of MUX9 to drive OUT7 of PWM-XBAR 0: Respective output of MUX9 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX9 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 8 | MUX8 | R/W | 0h | Selects the output of MUX8 to drive OUT7 of PWM-XBAR 0: Respective output of MUX8 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX8 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7 | MUX7 | R/W | 0h | Selects the output of MUX7 to drive OUT7 of PWM-XBAR 0: Respective output of MUX7 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX7 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | MUX6 | R/W | 0h | Selects the output of MUX6 to drive OUT7 of PWM-XBAR 0: Respective output of MUX6 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX6 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | MUX5 | R/W | 0h | Selects the output of MUX5 to drive OUT7 of PWM-XBAR 0: Respective output of MUX5 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX5 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | MUX4 | R/W | 0h | Selects the output of MUX4 to drive OUT7 of PWM-XBAR 0: Respective output of MUX4 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX4 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | MUX3 | R/W | 0h | Selects the output of MUX3 to drive OUT7 of PWM-XBAR 0: Respective output of MUX3 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX3 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | MUX2 | R/W | 0h | Selects the output of MUX2 to drive OUT7 of PWM-XBAR 0: Respective output of MUX2 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX2 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | MUX1 | R/W | 0h | Selects the output of MUX1 to drive OUT7 of PWM-XBAR 0: Respective output of MUX1 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX1 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | MUX0 | R/W | 0h | Selects the output of MUX0 to drive OUT7 of PWM-XBAR 0: Respective output of MUX0 is disabled to drive the OUT7 of PWM-XBAR 1: Respective output of MUX0 is enabled to drive the OUT7 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIP8MUXENABLE is shown in Figure 9-55 and described in Table 9-61.
Return to the Summary Table.
PWM XBAR Mux Enable for Output8
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | RESERVED | MUX17 | MUX16 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| MUX15 | MUX14 | MUX13 | MUX12 | MUX11 | MUX10 | MUX9 | MUX8 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | R/W | 0h | Reserved |
| 30 | RESERVED | R/W | 0h | Reserved |
| 29 | RESERVED | R/W | 0h | Reserved |
| 28 | RESERVED | R/W | 0h | Reserved |
| 27 | RESERVED | R/W | 0h | Reserved |
| 26 | RESERVED | R/W | 0h | Reserved |
| 25 | RESERVED | R/W | 0h | Reserved |
| 24 | RESERVED | R/W | 0h | Reserved |
| 23 | RESERVED | R/W | 0h | Reserved |
| 22 | RESERVED | R/W | 0h | Reserved |
| 21 | RESERVED | R/W | 0h | Reserved |
| 20 | RESERVED | R/W | 0h | Reserved |
| 19 | RESERVED | R/W | 0h | Reserved |
| 18 | RESERVED | R/W | 0h | Reserved |
| 17 | MUX17 | R/W | 0h | Selects the output of MUX17 to drive OUT8 of PWM-XBAR 0: Respective output of MUX17 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX17 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 16 | MUX16 | R/W | 0h | Selects the output of MUX16 to drive OUT8 of PWM-XBAR 0: Respective output of MUX16 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX16 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 15 | MUX15 | R/W | 0h | Selects the output of MUX15 to drive OUT8 of PWM-XBAR 0: Respective output of MUX15 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX15 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 14 | MUX14 | R/W | 0h | Selects the output of MUX14 to drive OUT8 of PWM-XBAR 0: Respective output of MUX14 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX14 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 13 | MUX13 | R/W | 0h | Selects the output of MUX13 to drive OUT8 of PWM-XBAR 0: Respective output of MUX13 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX13 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 12 | MUX12 | R/W | 0h | Selects the output of MUX12 to drive OUT8 of PWM-XBAR 0: Respective output of MUX12 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX12 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 11 | MUX11 | R/W | 0h | Selects the output of MUX11 to drive OUT8 of PWM-XBAR 0: Respective output of MUX11 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX11 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 10 | MUX10 | R/W | 0h | Selects the output of MUX10 to drive OUT8 of PWM-XBAR 0: Respective output of MUX10 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX10 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 9 | MUX9 | R/W | 0h | Selects the output of MUX9 to drive OUT8 of PWM-XBAR 0: Respective output of MUX9 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX9 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 8 | MUX8 | R/W | 0h | Selects the output of MUX8 to drive OUT8 of PWM-XBAR 0: Respective output of MUX8 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX8 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 7 | MUX7 | R/W | 0h | Selects the output of MUX7 to drive OUT8 of PWM-XBAR 0: Respective output of MUX7 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX7 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | MUX6 | R/W | 0h | Selects the output of MUX6 to drive OUT8 of PWM-XBAR 0: Respective output of MUX6 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX6 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | MUX5 | R/W | 0h | Selects the output of MUX5 to drive OUT8 of PWM-XBAR 0: Respective output of MUX5 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX5 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | MUX4 | R/W | 0h | Selects the output of MUX4 to drive OUT8 of PWM-XBAR 0: Respective output of MUX4 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX4 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | MUX3 | R/W | 0h | Selects the output of MUX3 to drive OUT8 of PWM-XBAR 0: Respective output of MUX3 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX3 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | MUX2 | R/W | 0h | Selects the output of MUX2 to drive OUT8 of PWM-XBAR 0: Respective output of MUX2 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX2 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | MUX1 | R/W | 0h | Selects the output of MUX1 to drive OUT8 of PWM-XBAR 0: Respective output of MUX1 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX1 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | MUX0 | R/W | 0h | Selects the output of MUX0 to drive OUT8 of PWM-XBAR 0: Respective output of MUX0 is disabled to drive the OUT8 of PWM-XBAR 1: Respective output of MUX0 is enabled to drive the OUT8 of PWM-XBAR Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIPOUTINV is shown in Figure 9-56 and described in Table 9-62.
Return to the Summary Table.
PWM XBAR Output Inversion Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| OUT8 | OUT7 | OUT6 | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 |
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | RESERVED | R-0 | 0h | Reserved |
| 15-8 | RESERVED | R-0 | 0h | Reserved |
| 7 | OUT8 | R/W | 0h | Selects polarity for OUT8 of PWM-XBAR 0: drives active high output 1: drives active-low output Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 6 | OUT7 | R/W | 0h | Selects polarity for OUT7 of PWM-XBAR 0: drives active high output 1: drives active-low output Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 5 | OUT6 | R/W | 0h | Selects polarity for OUT6 of PWM-XBAR 0: drives active high output 1: drives active-low output Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 4 | OUT5 | R/W | 0h | Selects polarity for OUT5 of PWM-XBAR 0: drives active high output 1: drives active-low output Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 3 | OUT4 | R/W | 0h | Selects polarity for OUT4 of PWM-XBAR 0: drives active high output 1: drives active-low output Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 2 | OUT3 | R/W | 0h | Selects polarity for OUT3 of PWM-XBAR 0: drives active high output 1: drives active-low output Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 1 | OUT2 | R/W | 0h | Selects polarity for OUT2 of PWM-XBAR 0: drives active high output 1: drives active-low output Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
| 0 | OUT1 | R/W | 0h | Selects polarity for OUT1 of PWM-XBAR 0: drives active high output 1: drives active-low output Refer to the PWM X-BAR section of this chapter for more details. Reset type: CPU1.SYSRSn |
TRIPLOCK is shown in Figure 9-57 and described in Table 9-63.
Return to the Summary Table.
PWM XBAR Configuration Lock register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| KEY | |||||||
| R-0/W-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| KEY | |||||||
| R-0/W-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | LOCK | ||||||
| R-0-0h | R/WSonce-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | KEY | R-0/W | 0h | Bit-0 of this register can be set only if KEY= 0x5a5a Reset type: CPU1.SYSRSn |
| 15-1 | RESERVED | R-0 | 0h | Reserved |
| 0 | LOCK | R/WSonce | 0h | Locks the configuration for PWM-XBAR. Once the configuration is locked, writes to the below registers for PWM-XBAR is blocked. Registers Affected by the LOCK mechanism: PWM-XBAROUTyMUX0TO15CFG PWM-XBAROUTyMUX16TO31CFG PWM-XBAROUTyMUXENABLE PWM-XBAROUTLATEN PWM-XBAROUTINV 0: Writes to the above registers are allowed 1: Writes to the above registers are blocked Note: [1] LOCK mechanism only apples to writes. Reads are never blocked. Reset type: CPU1.SYSRSn |