SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
The equation shown in Figure 3-6 can be used to configure the PLL.
QDIV is the integer value of the multiplier.
PDIV is the reference divider for the OSCCLK.
RDIVCLK0 is the output divider of the PLLRAWCLK.
PLLSYSCLKDIV is the system clock divider.
For the permissible values of the multipliers and dividers, see the documentation for the respective registers.
Many combinations of multiplier and divider can produce the same output frequency. However, the product of the reference clock frequency and the multiplier (known as the VCO frequency) must be in the range specified in the F28E12x Real-Time Microcontrollers Data Sheet.