SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
This section describes the three 32-bit CPU timers (TIMER0/1/2) shown in Figure 3-11. Timer0 and Timer1 can be used in user applications. Timer2 is reserved for real-time operating system uses (for example, TI-RTOS). If the application is not using an operating system that utilizes this timer, then Timer2 can be used in the application. Timer interrupt signals (TINT0, TINT1, TINT2) are connected as shown in Figure 3-12.
Figure 3-11 CPU
Timers
The general operation of a CPU timer is as follows:
The registers listed in Section 3.15 are used to configure the timers.