SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
CPU timers 0 and 1 are connected to SYSCLK. Timer 2 is connected to SYSCLK by default, but can also be connected to SYSOSC, WROSC, or XTAL using the TMR2CLKCTL register. This register also provides a separate prescale divider for timer 2. If a non-SYSCLK source is used, the source must be divided down to no more than half the SYSCLK frequency.
The main reason to use a non-SYSCLK source is for internal frequency measurement. In most applications, timer 2 runs off of SYSCLK.