The block diagram for the CMPSS is shown in Figure 13-1.
- CTRIPx (x= "H"
or "L") signals are connected to the PWM X-BAR for MCPWM trip response. See the
Multi-Channel Pulse Width Modulator (MCPWM) chapter for more details on the PWM
X-BAR mux configuration.
- CTRIPxOUTx(x= "H" or "L") signals are
connected to the Output X-BAR for external signaling. See the General-Purpose
Input/Output (GPIO) chapter for more details on the Output X-BAR mux
configuration.
- CMP3_LITE_DACL is the low comparator DAC output that is available only in the CMPSS3
module. To enable this DAC output, set the CMPSSCTL.CMP3LDACOUTEN register field in the analog subsystem.
Note: Enabling the CMP3_LITE_DACL to a pin disables the functionality to the associated COMPL in
CMPSS. In this case, the inverting input of the COMPL must come from the CMPx_LN input
pin. All other functions of the CMPSS module are retained.