SPRUJD3A July 2025 – October 2025 F28E120SB , F28E120SC
The PGA output can be routed to a pin through an embedded series resistor for the purpose of low-pass filtering the amplified signal. The filter resistance is software selectable using the PGACTL[FILT_RES_SEL] register field. The default selection of PGACTL[FILT_RES_SEL] = 0 disables the filter path.
The cutoff frequency can be estimated using the standard low-pass RC given by:
Each gain mode requires a minimum amount of series resistance when filtering is enabled. The values are shown in Table 14-4. Also, the external capacitor value CFILTER influences the ADC sampling performance. See Section 14.10.1.2 for more information.
| PGACTL[GAIN] | Minimum RFILT Required PGACTL[FILT_RES_SEL] |
|---|---|
| 0 | 50Ω |
| 1 | 50Ω |
| 2 | 50Ω |
| 3 | 100Ω |
| 4 | 100Ω |
| 5 | 200Ω |
| 6 | 400Ω |