SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
CPUSS is a single clock domain IP. The clock gating diagram is provided in the CPUSS implementation spec page:
There are 5 levels of clock gating in CPUSS which are explained below:
Clock gate 0
It's the highest level of clock gate. This clock gate has to be enabled for the other clock gates to be functional. This clock gating is disabled when the SOC is in STANDBY. This clock gating is controlled by CLKCTRL IP.
Clock gate 1
Based on debug connection, it will be used for clock gating the DAP subsystem. This involved the DAP bridge.
Clock gate 2
This is used to clock gate the AT clock domain of TPIU. This is controlled by the debug authentication signals SPNIDEN & NIDEN and read or write to TPIU MMR.
Clock gate 3
This is used to clock gate the TRACECLK domain of TPIU on which the SWO clock runs.
Clock gate 4
This is used to enable the interrupt sampling circuitry present in the CPUSS.