SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
LPCOMP consists of two input multiplexors, which select between various inputs as shown in Figure 17-1. These inputs are routed to a programmable voltage divider. From there, the inputs are routed to the comparator. The comparator has a latching output that latches on the 32kHz clock. The comparator result has a 1-3 clock cycle delay. The entire comparator module can be enabled or disabled by setting or clearing the SYS0.LPCMPCFG[0] EN bit. LFOSC must be enabled before LPCOMP is enabled.