SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
The CC27xx devices also integrate an AES-128 cryptography hardware accelerator (separate from the HSM), to support latency-critical link-layer encryption/decryption operations prescribed by the wireless protocols. This AES accelerator can get keys commissioned from the HSM or be used fully independently of the HSM. The AES hardware accelerator supports the following block cipher modes and message authentication codes: