SWCU195A December 2024 – May 2025 CC2744R7-Q1 , CC2745P10-Q1 , CC2745R10-Q1 , CC2745R7-Q1 , CC2755R10
The WCLK and ADx signals are updated on one edge of the BCLK and sampled on the opposite edge. The sample words transferred on the ADx pins are aligned with the WCLK signal, according to the configured serial interface format. The first WCLK edge of a sample word is either rising or falling, depending on the configured serial interface format. The period from the first WCLK edge of an audio sample (one or more channels) to the first WCLK edge of the next audio sample is called a frame. A frame consists of either one or two phases. A phase is divided into the following intervals:
Data delay (optional): The BCLK periods between the first WCLK edge and the MSB of the (first) audio channel data transferred during the phase
Word: The BCLK periods during which sample words are transferred on the ADx pin or pins
For single-phase, from 1 to 8 sample words are transferred back-to-back.
For dual-phase, one sample word is transferred. The least significant bit (LSB) of the sample word can extend into the data delay interval of the next phase.
Idle (optional): The BCLK periods between the word interval and the next phase
A sample word on the serial interface can contain from 8 to 32 bits.