







AMC3330-Q1 SBASA35B - JUNE 2020 - REVISED SEPTEMBER 2024

AMC3330-Q1 Automotive, Precision, ±1V Input, Reinforced Isolated Amplifier With Integrated DC/DC Converter

## 1 Features

Texas

INSTRUMENTS

- AEC-Q100 qualified for automotive applications: Temperature grade 1: –40°C to 125°C, T<sub>A</sub>
- 3.3V or 5V single supply operation with integrated DC/DC converter
- ±1V input voltage range optimized for voltage measurements with high input impedance
- Fixed gain: 2.0
- Low DC errors:
  - Gain error: ±0.2% (max)
  - Gain drift: ±45ppm/°C (max)
  - Offset error: ±0.3mV (max)
  - Offset drift: ±4µV/°C (max)
  - Nonlinearity: ±0.02% (max)
- High CMTI: 85kV/µs (min)
- System-level diagnostic features
- Safety-related certifications:
  - $6000V_{PK}$  reinforced isolation per DIN EN IEC 60747-17 (VDE 0884-17)
  - 4250V<sub>RMS</sub> isolation for 1 minute per UL1577
- Meets CISPR-11 and CISPR-25 EMI standards

## 2 Applications

- Isolated voltage sensing in:
  - HEV/EV onboard chargers (OBC)
  - HEV/EV DC/DC converters
  - **HEV/EV** traction inverters
  - HEV/EV battery management systems (BMS)

## **3 Description**

The AMC3330-Q1 is a precision, isolated amplifier with a fully integrated, isolated DC/DC converter that allows single-supply operation from the low-side of the device. The reinforced capacitive isolation barrier is certified according to DIN EN IEC 60747-17 (VDE 0884-17) and UL1577 and separates sections of the system that operate on different common-mode voltage levels and protects low-voltage domains from damage.

The input of the AMC3330-Q1 is optimized for direct connection to high-impedance, voltage-signal sources such as a resistor-divider network to sense high-voltage signals. The integrated isolated DC/DC converter allows measurement of non-groundreferenced signals and makes the device a unique solution for noisy, space-constrained applications.

The excellent performance of the device supports accurate voltage monitoring and control. The integrated DC/DC converter fault-detection and diagnostic output pin of the AMC3330-Q1 simplify system-level design and diagnostics.

The AMC3330-Q1 is specified over the temperature range of -40°C to +125°C.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| AMC3330-Q1  | DWE (SOIC, 16)         | 10.3mm × 10.3mm             |

(1) For more information, see the Mechanical, Packaging, and Orderable Information.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



#### Application Example



## **Table of Contents**

| 1 Features                             | 1  |
|----------------------------------------|----|
| 2 Applications                         | 1  |
| 3 Description                          | 1  |
| 4 Pin Configuration and Functions      | 3  |
| 5 Specifications                       |    |
| 5.1 Absolute Maximum Ratings           | 4  |
| 5.2 ESD Ratings                        |    |
| 5.3 Recommended Operating Conditions   | 4  |
| 5.4 Thermal Information                | 5  |
| 5.5 Power Ratings                      |    |
| 5.6 Insulation Specifications          |    |
| 5.7 Safety-Related Certifications      | 7  |
| 5.8 Safety Limiting Values             | 7  |
| 5.9 Electrical Characteristics         | 8  |
| 5.10 Switching Characteristics         | 9  |
| 5.11 Timing Diagram                    | 10 |
| 5.12 Insulation Characteristics Curves | 11 |
| 5.13 Typical Characteristics           | 12 |
| 6 Detailed Description                 | 18 |
| 6.1 Overview                           |    |
|                                        |    |

| 6.2 Functional Block Diagram                         | 18   |
|------------------------------------------------------|------|
| 6.3 Feature Description                              |      |
| 6.4 Device Functional Modes                          |      |
| 7 Application and Implementation                     | 23   |
| 7.1 Application Information                          |      |
| 7.2 Typical Application                              |      |
| 7.3 Best Design Practices                            |      |
| 7.4 Power Supply Recommendations                     |      |
| 7.5 Layout                                           |      |
| 8 Device and Documentation Support                   |      |
| 8.1 Device Support                                   |      |
| 8.2 Documentation Support                            |      |
| 8.3 Receiving Notification of Documentation Updates. |      |
| 8.4 Support Resources                                | 30   |
| 8.5 Trademarks                                       |      |
| 8.6 Electrostatic Discharge Caution                  | 30   |
| 8.7 Glossary                                         |      |
| 9 Revision History                                   |      |
| 10 Mechanical, Packaging, and Orderable              |      |
| Information                                          | . 31 |
|                                                      |      |



## **4** Pin Configuration and Functions



#### Figure 4-1. DWE Package, 16-Pin SOIC (Top View)

|     | PIN       | TYPE           | DESCRIPTION                                                                                                                                                       |  |
|-----|-----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME      | ITFE           | DESCRIPTION                                                                                                                                                       |  |
| 1   | DCDC_OUT  | Power          | High-side output of the isolated DC/DC converter; connect this pin to the HLDO_IN pin. <sup>(1)</sup>                                                             |  |
| 2   | DCDC_HGND | Power Ground   | High-side ground reference for the isolated DC/DC converter; connect this pin to the HGND pin.                                                                    |  |
| 3   | HLDO_IN   | Power          | Input of the high-side low-dropout (LDO) regulator; connect this pin to the DCDC_OUT pin. <sup>(1)</sup>                                                          |  |
| 4   | NC        | _              | No internal connection. Connect this pin to the high-side ground or leave this pin unconnected (floating).                                                        |  |
| 5   | HLDO_OUT  | Power          | Output of the high-side LDO. <sup>(1)</sup>                                                                                                                       |  |
| 6   | INP       | Analog Input   | Noninverting analog input.                                                                                                                                        |  |
| 7   | INN       | Analog Input   | Inverting analog input. Connect this pin to HGND.                                                                                                                 |  |
| 8   | HGND      | Signal Ground  | High-side analog ground; connect this pin to the DCDC_HGND pin.                                                                                                   |  |
| 9   | GND       | Signal Ground  | Low-side analog ground; connect this pin to the DCDC_GND pin.                                                                                                     |  |
| 10  | OUTN      | Analog Output  | Inverting analog output.                                                                                                                                          |  |
| 11  | OUTP      | Analog Output  | Noninverting analog output.                                                                                                                                       |  |
| 12  | VDD       | Power          | Low-side power supply. <sup>(1)</sup>                                                                                                                             |  |
| 13  | LDO_OUT   | Power          | Output of the low-side LDO; connect this pin to the DCDC_IN pin. <sup>(1)</sup>                                                                                   |  |
| 14  | DIAG      | Digital Output | Active-low, open-drain status indicator output; connect this pin to the pullup supply (for example, VDD) using a resistor or leave this pin floating if not used. |  |
| 15  | DCDC_GND  | Power Ground   | Low-side ground reference for the isolated DC/DC converter; connect this pin to the GND pin.                                                                      |  |
| 16  | DCDC_IN   | Power          | Low-side input of the isolated DC/DC converter; connect this pin to the LDO_OUT pin. <sup>(1)</sup>                                                               |  |

(1) See the *Power Supply Recommendations* section for power-supply decouplng recommendations.



## **5** Specifications

#### 5.1 Absolute Maximum Ratings

see (1)

|                        |                                              | MIN       | MAX                        | UNIT |
|------------------------|----------------------------------------------|-----------|----------------------------|------|
| Power-supply voltage   | VDD to GND                                   | -0.3      | 6.5                        | V    |
| Analog input voltage   | INP, INN                                     | HGND – 6  | V <sub>HLDOout</sub> + 0.5 | V    |
| Analog output voltage  | OUTP, OUTN                                   | GND – 0.5 | VDD + 0.5                  | V    |
| Digital output voltage | DIAG                                         | GND – 0.5 | 6.5                        | V    |
| Input current          | Continuous, any pin except power-supply pins | -10       | 10                         | mA   |
| Temperature            | Junction, T <sub>J</sub>                     |           | 150                        | °C   |
|                        | Storage, T <sub>stg</sub>                    | -65       | 150                        | C    |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime

#### 5.2 ESD Ratings

|                                            |                                                                                          |                                                                               | VALUE | UNIT |
|--------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|------|
| V                                          | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> , HBM ESD classification Level 2 | ±2000                                                                         | V     |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                                          | ed-device model (CDM), per AEC Q100-011, CDM ESD classification Level C6 ±100 |       | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### **5.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                       |                                                   |                                                                                            | MIN    | NOM   | MAX   | UNIT |
|-----------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------|--------|-------|-------|------|
| POWER                 | SUPPLY                                            |                                                                                            |        |       |       |      |
| VDD                   | Low-side supply voltage                           | VDD to GND                                                                                 | 3.0    | 3.3   | 5.5   | V    |
| ANALOG                | G INPUT                                           | I                                                                                          |        |       |       |      |
| V <sub>Clipping</sub> | Differential input voltage before clipping output | $V_{IN} = V_{INP} - V_{INN}$                                                               |        | ±1.25 |       | V    |
| V <sub>FSR</sub>      | Specified linear differential full-scale voltage  | $V_{\rm IN} = V_{\rm INP} - V_{\rm INN}$                                                   | -1     |       | 1     | V    |
|                       | Absolute common-mode input voltage <sup>(1)</sup> | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND                                         | -2     |       | 3     | V    |
|                       |                                                   | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND,<br>V <sub>INP</sub> = V <sub>INN</sub> | -1.4   |       | 1.6   |      |
| V <sub>CM</sub>       | Operating common-mode input voltage               | $(V_{INP} + V_{INN}) / 2 \text{ to HGND},$<br>$ V_{INP} - V_{INN}  = 1.0 \text{ V}^{(2)}$  | -0.925 |       | 0.725 | V    |
|                       |                                                   | $(V_{INP} + V_{INN}) / 2$ to HGND,<br>$ V_{INP} - V_{INN}  = 1.25$ V                       | -0.8   |       | 0.6   |      |
| ANALOG                | OUTPUT                                            |                                                                                            |        |       |       |      |
| C <sub>LOAD</sub>     | Capacitive load                                   | On OUTP or OUTN to GND2,<br>Without any series resistance                                  |        |       | 500   | pF   |
| C <sub>LOAD</sub>     | Capacitive load                                   | OUTP to OUTN, Without any series resistance                                                |        |       | 250   | pF   |
| R <sub>LOAD</sub>     | Resistive load                                    | On OUTP or OUTN to GND2                                                                    |        | 10    | 1     | kΩ   |
|                       | OUTPUT                                            |                                                                                            |        |       |       |      |
|                       | Pull-up supply-voltage for DIAG pin               |                                                                                            | 0      |       | VDD   | V    |
| TEMPER                | ATURE RANGE                                       |                                                                                            |        |       |       |      |
| T <sub>A</sub>        | Operating ambient temperature                     |                                                                                            | -40    | 25    | 125   | °C   |

(1) Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage V<sub>CM</sub> for normal operation. Observe analog input voltage range as specified in the *Absolute Maximum Ratings* table.

(2) Linear response.



### **5.4 Thermal Information**

|                       |                                              | AMC3330-Q1 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DWE (SOIC) | UNIT |
|                       |                                              | 16 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 73.5       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 31         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 44         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 16.7       | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 42.8       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 5.5 Power Ratings

| PARAMETER |                           | TEST CONDITIONS | MIN | TYP | MAX   | UNIT  |
|-----------|---------------------------|-----------------|-----|-----|-------|-------|
|           | Maximum power dissipation | VDD = 5.5 V     |     |     | 236.5 | mW    |
| PD        |                           | VDD = 3.6 V     |     |     | 155   | 11177 |

#### **5.6 Insulation Specifications**

over operating ambient temperature range (unless otherwise noted)

|                                       | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                        | VALUE              | UNIT             |
|---------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| GENER                                 | AL                                                       |                                                                                                                                                                        |                    |                  |
| CLR External clearance <sup>(1)</sup> |                                                          | Shortest pin-to-pin distance through air                                                                                                                               | ≥ 8                | mm               |
| CPG                                   | External creepage <sup>(1)</sup>                         | Shortest pin-to-pin distance across the package surface                                                                                                                | ≥ 8                | mm               |
| DTI                                   | Distance through insulation                              | Minimum internal gap (internal clearance - capacitive signal isolation) ≥ 21                                                                                           |                    | μm               |
| DTI                                   | Distance through insulation                              | Minimum internal gap (internal clearance - transformer power isolation)                                                                                                | ≥ 120              |                  |
| СТІ                                   | Comparative tracking index                               | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                  | ≥ 600              | V                |
|                                       | Material group                                           | According to IEC 60664-1                                                                                                                                               | I                  |                  |
|                                       | Overvoltage category                                     | Rated mains voltage ≤ 600V <sub>RMS</sub>                                                                                                                              | 1-111              |                  |
|                                       | per IEC 60664-1                                          | Rated mains voltage ≤ 1000V <sub>RMS</sub>                                                                                                                             | 1-11               |                  |
| DIN EN                                | IEC 60747-17 (VDE 0884-17)                               |                                                                                                                                                                        |                    |                  |
| V <sub>IORM</sub>                     | Maximum repetitive peak isolation voltage                | At AC voltage                                                                                                                                                          | 1700               | V <sub>PK</sub>  |
| v                                     | Maximum-rated isolation                                  | At AC voltage (sine wave)                                                                                                                                              | 1200               | V <sub>RMS</sub> |
| V <sub>IOWM</sub>                     | working voltage                                          | At DC voltage                                                                                                                                                          | 1700               | V <sub>DC</sub>  |
| V <sub>IOTM</sub>                     | Maximum transient isolation voltage                      | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1s (100% production test)                                              | 6000               | V <sub>PK</sub>  |
| V <sub>IMP</sub>                      | Maximum impulse voltage <sup>(2)</sup>                   | Tested in air, 1.2/50µs waveform per IEC 62368-1                                                                                                                       | 7700               | V <sub>PK</sub>  |
| V <sub>IOSM</sub>                     | Maximum surge isolation voltage <sup>(3)</sup>           | Tested in oil (qualification test),<br>1.2/50µs waveform per IEC 62368-1                                                                                               | 10000              | V <sub>PK</sub>  |
|                                       | Apparent charge <sup>(4)</sup>                           | Method a, after input/output safety test subgroups 2 and 3,<br>$V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$            | ≤ 5                |                  |
| a                                     |                                                          | Method a, after environmental tests subgroup 1,<br>$V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s                       | ≤ 5                | - Da             |
| q <sub>pd</sub>                       |                                                          | Method b1, at preconditioning (type test) and routine test,<br>$V_{pd(ini)} = 1.2 \times V_{IOTM}$ , $t_{ini} = 1s$ , $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1s$ | ≤ 5                | ρυ               |
|                                       |                                                          | Method b2, at routine test (100% production) <sup>(6)</sup> ,<br>$V_{pd(ini)} = V_{pd(m)} = 1.2 \text{ x } V_{IOTM}, t_{ini} = t_m = 1 \text{s}$                       | ≤ 5                |                  |
| C <sub>IO</sub>                       | Barrier capacitance,<br>input to output <sup>(5)</sup>   | $V_{IO} = 0.5 V_{PP}$ at 1MHz                                                                                                                                          | ~4.5               | pF               |
|                                       |                                                          | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C                                                                                                                       | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>                       | Insulation resistance,<br>input to output <sup>(5)</sup> | $V_{IO}$ = 500 V at 100°C ≤ $T_A$ ≤ 125°C                                                                                                                              | > 10 <sup>11</sup> | Ω                |
|                                       | ,                                                        | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                      | > 10 <sup>9</sup>  |                  |
|                                       | Pollution degree                                         |                                                                                                                                                                        | 2                  |                  |
|                                       | Climatic category                                        |                                                                                                                                                                        | 40/125/21          |                  |
| UL1577                                |                                                          |                                                                                                                                                                        |                    |                  |
| V <sub>ISO</sub>                      | Withstand isolation voltage                              | $V_{TEST} = V_{ISO}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1s (100% production test)                                                | 4250               | V <sub>RMS</sub> |

(1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Maintain the creepage and clearance distance of a board design to make sure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.

(2) Testing is carried out in air to determine the surge immunity of the package.

(3) Testing is carried in oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier are tied together, creating a two-pin device.

(6) Either method b1 or b2 is used in production.



### 5.7 Safety-Related Certifications

| VDE                                                                                                                                                           | UL                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| DIN EN IEC 60747-17 (VDE 0884-17),<br>EN IEC 60747-17,<br>DIN EN IEC 62368-1 (VDE 0868-1),<br>EN IEC 62368-1,<br>IEC 62368-1 Clause : 5.4.3 ; 5.4.4.4 ; 5.4.9 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs |
| Reinforced insulation                                                                                                                                         | Single protection                                                                      |
| Certificate number: 40040142                                                                                                                                  | File number: E181974                                                                   |

### 5.8 Safety Limiting Values

Safety limiting <sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to over-heat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                            | MIN | TYP | MAX  | UNIT |
|----------------|-----------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>S</sub> | Safety input, output, or supply current | R <sub>θJA</sub> = 73.5°C/W, VDD = 5.5 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 309  | mA   |
|                |                                         | R <sub>θJA</sub> = 73.5°C/W, VDD = 3.6 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 472  | ШA   |
| Ps             | Safety input, output, or total power    | R <sub>θJA</sub> = 73.5°C/W,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C              |     |     | 1700 | mW   |
| Τs             | Maximum safety temperature              |                                                                                            |     |     | 150  | °C   |

(1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>.

limits vary with the ambient temperature,  $T_A$ . The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum junction temperature.

 $P_S = I_S \times VDD_{max}$ , where  $VDD_{max}$  is the maximum low-side voltage.



## **5.9 Electrical Characteristics**

minimum and maximum specifications apply from  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ , VDD = 3.0 V to 5.5 V, INP = -1 V to +1 V, and INN = HGND = 0 V; typical specifications are at  $T_A = 25^{\circ}C$ , and VDD = 3.3 V (unless otherwise noted)

|                       | PARAMETER                                                       | TEST CONDITIONS                                                                                                                                            | MIN        | TYP    | MAX   | UNIT          |
|-----------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|-------|---------------|
| ANALOG                | INPUT                                                           |                                                                                                                                                            |            |        |       |               |
| R <sub>IN</sub>       | Single-ended input resistance                                   | INN = HGND                                                                                                                                                 | 0.1        | 0.8    |       |               |
| R <sub>IND</sub>      | Differential input resistance                                   |                                                                                                                                                            | 0.1        | 1.2    |       | GΩ            |
| I <sub>IB</sub>       | Input bias current                                              | $INP = INN = HGND, I_{IB} = (I_{IBP} + I_{IBN}) / 2$                                                                                                       | -10        | 2.5    | 10    | nA            |
| TCI <sub>IB</sub>     | Input bias current drift                                        |                                                                                                                                                            |            | -14    |       | pA/°C         |
| l <sub>IO</sub>       | Input offset current                                            | I <sub>IO</sub> = I <sub>INP</sub> – I <sub>INN</sub> ; INP = INN = HGND                                                                                   | -10        | -0.8   | 10    | nA            |
| C <sub>IN</sub>       | Single-ended input capacitance                                  | INN = HGND, f <sub>IN</sub> = 310 kHz                                                                                                                      |            | 2      |       |               |
| C <sub>IND</sub>      | Differential input capacitance                                  | f <sub>IN</sub> = 310 kHz                                                                                                                                  |            | 2      |       | pF            |
| ANALOG                | OUTPUT                                                          |                                                                                                                                                            |            |        |       |               |
|                       | Nominal gain                                                    |                                                                                                                                                            |            | 2      |       | V/V           |
| V <sub>CMout</sub>    | Common-mode output voltage                                      |                                                                                                                                                            | 1.39       | 1.44   | 1.49  | V             |
| V <sub>CLIPout</sub>  | Clipping differential output voltage                            | $V_{OUT} = (V_{OUTP} - V_{OUTN});$<br>$ V_{IN}  =  V_{INP} - V_{INN}  > V_{Clipping}$                                                                      |            | ±2.49  |       | V             |
| V <sub>Failsafe</sub> | Failsafe differential output voltage                            | $V_{\text{DCDCUV}} = (V_{\text{OUTP}} - V_{\text{OUTN}}); V_{\text{DCDCout}} \leq V_{\text{DCDCUV}} \text{ or } V_{\text{HLDOout}} \leq V_{\text{HLDOUV}}$ |            | -2.57  | -2.5  | V             |
| BW <sub>OUT</sub>     | Output bandwidth                                                |                                                                                                                                                            | 300        | 375    |       | kHz           |
| R <sub>OUT</sub>      | Output resistance                                               | On OUTP or OUTN                                                                                                                                            |            | 0.2    |       | Ω             |
|                       | Output short-circuit current                                    | On OUTP or OUTN, sourcing or<br>sinking, INP = INN = HGND, outputs<br>shorted to either GND or VDD                                                         |            | 14     |       | mA            |
| CMTI                  | Common-mode transient immunity                                  | HGND – GND  = 2 kV                                                                                                                                         | 85         | 135    |       | kV/µs         |
| ACCURA                | CY                                                              |                                                                                                                                                            |            |        | I     |               |
| V <sub>OS</sub>       | Input offset voltage <sup>(1)</sup> <sup>(2)</sup>              | $T_A = 25^{\circ}C$ , INP = INN = HGND                                                                                                                     | -0.3       | ±0.05  | 0.3   | mV            |
| TCV <sub>OS</sub>     | Input offset drift <sup>(1)</sup> <sup>(2)</sup> <sup>(4)</sup> |                                                                                                                                                            | -4         | ±1     | 4     | µV/°C         |
| E <sub>G</sub>        | Gain error                                                      | T <sub>A</sub> = 25°C                                                                                                                                      | -0.2%      | -0.08% | 0.2%  |               |
| TCE <sub>G</sub>      | Gain error drift <sup>(1) (5)</sup>                             |                                                                                                                                                            | -45        | ±7     | 45    | ppm/°C        |
|                       | Nonlinearity                                                    |                                                                                                                                                            | -0.02%     | 0.01%  | 0.02% |               |
|                       | Nonlinearity drift                                              |                                                                                                                                                            |            | 0.4    |       | ppm/°C        |
|                       |                                                                 | $V_{IN}$ = 2 $V_{PP}$ , $f_{IN}$ = 1 kHz,<br>BW = 10 kHz, 10 kHz filter                                                                                    | 81         | 85     |       | ٩Ŀ            |
| SNR                   | Signal-to-noise ratio                                           | $V_{IN}$ = 2 $V_{PP}$ , $f_{IN}$ = 10 kHz,<br>BW = 100 kHz, 1 MHz filter                                                                                   |            | 72     |       | dB            |
| THD                   | Total harmonic distortion <sup>(3)</sup>                        | $V_{IN}$ = 2 Vpp, f <sub>IN</sub> = 10 kHz,<br>BW = 100 kHz                                                                                                |            | -84    |       | dB            |
|                       | Output noise                                                    | INP = INN = HGND, f <sub>IN</sub> = 0 Hz,<br>BW = 100 kHz                                                                                                  |            | 250    |       | $\mu V_{RMS}$ |
|                       |                                                                 | $f_{IN} = 0$ Hz, $V_{CM \min} \le V_{CM} \le V_{CM \max}$                                                                                                  |            | -100   |       |               |
| CMRR                  | Common-mode rejection ratio                                     | $f_{IN}$ = 10 kHz, $V_{CM min} \le V_{CM} \le V_{CM}$<br>max                                                                                               |            | -86    |       | dB            |
|                       |                                                                 | VDD from 3.0 V to 5.5 V, at dc, input referred                                                                                                             | -98<br>-86 |        |       |               |
| PSRR                  | Power-supply rejection ratio                                    | INP = INN = HGND, VDD from 3.0<br>V to 5.5 V, 10 kHz / 100 mV ripple,<br>input referred                                                                    |            |        | dB    |               |
| DIGITAL C             | DUTPUT ( DIAG)                                                  |                                                                                                                                                            |            |        | I     |               |
| V <sub>OL</sub>       | Low-level output voltage                                        | I <sub>SINK</sub> = 4 mA                                                                                                                                   |            | 80     | 250   | mV            |

## 5.9 Electrical Characteristics (continued)

minimum and maximum specifications apply from  $T_A = -40^{\circ}$ C to +125°C, VDD = 3.0 V to 5.5 V, INP = -1 V to +1 V, and INN = HGND = 0 V; typical specifications are at  $T_A = 25^{\circ}$ C, and VDD = 3.3 V (unless otherwise noted)

| PARAMETER             |                                                               | TEST CONDITIONS                                                                        | MIN | TYP  | MAX  | UNIT |  |
|-----------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------|------|------|--|
| I <sub>LKG</sub>      | Open-drain output leakage current                             | VDD = 5V                                                                               |     | 5    | 100  | nA   |  |
| POWER SU              | PPLY                                                          |                                                                                        |     |      | L    |      |  |
| חחו                   | Low-side supply current                                       | No external load on HLDO                                                               |     | 28.5 | 41   | mA   |  |
| IDD                   |                                                               | 1 mA external load on HLDO                                                             |     | 30.5 | 43   | mA   |  |
| חחע                   | VDD analog undervoltage detection                             | VDD rising                                                                             |     |      | 2.9  | V    |  |
| VDD <sub>UV</sub>     | threshold                                                     | VDD falling                                                                            |     |      | 2.8  | V    |  |
| חחע                   | VDD digital reset threshold                                   | VDD rising                                                                             |     |      | 2.5  | v    |  |
| VDD <sub>POR</sub>    |                                                               | VDD falling                                                                            |     |      | 2.4  | v    |  |
| V <sub>DCDC_OUT</sub> | DC/DC output voltage                                          | DCDC_OUT to HGND                                                                       | 3.1 | 3.5  | 4.65 | V    |  |
| V <sub>DCDCUV</sub>   | DC/DC output undervoltage detection threshold voltage         | DCDC output falling                                                                    | 2.1 | 2.25 |      | V    |  |
| V <sub>HLDO_OUT</sub> | High-side LDO output voltage                                  | HLDO to HGND, up to 1 mA external load                                                 | 3   | 3.2  | 3.4  | V    |  |
| V <sub>HLDOUV</sub>   | High-side LDO output undervoltage detection threshold voltage | HLDO output falling                                                                    | 2.4 | 2.6  |      | V    |  |
|                       | High-side supply current for auxiliary                        | $3 V \le VDD < 4.5 V$ , load connected<br>from HLDO_OUT to HGND, non-<br>switching     |     |      | 1    | mA   |  |
| ΙΗ                    | circuitry                                                     | $4.5 V \le VDD \le 5.5 V$ , load connected<br>from HLDO_OUT to HGND, non-<br>switching |     |      | 4.3  | mA   |  |
| t <sub>AS</sub>       | Analog settling time                                          | VDD step to 3.0 V, to OUTP and OUTN valid, 0.1% settling                               |     | 0.6  | 1.1  | ms   |  |

(1) The typical value includes one standard deviation ("sigma") at nominal operating conditons.

(2) This parameter is input referred.

(3) THD is the ratio of the rms sum of the amplitues of first five higher harmonics to the amplitude of the fundamental.

(4) Offset error temperature drift is calculated using the box method, as described by the following equation:

 $TCV_{OS} = (V_{OS,MAX} - V_{OS,MIN}) / TempRange$  where  $V_{OS,MAX}$  and  $V_{OS,MIN}$  refer to the maximum and minimum  $V_{OS}$  values measured within the temperature range (-40 to 125°C).

(5) Gain error temperature drift is calculated using the box method, as described by the following equation: TCE<sub>G</sub> (ppm) = ((E<sub>G,MAX</sub> - E<sub>G,MIN</sub>) / TempRange) x 10<sup>4</sup> where E<sub>G,MAX</sub> and E<sub>G,MIN</sub> refer to the maximum and minimum E<sub>G</sub> values (in %) measured within the temperature range (-40 to 125°C).

## **5.10 Switching Characteristics**

over operating ambient temperature range (unless otherwise noted)

|                | PARAMETER                                        | TEST CONDITIONS   | MIN | TYP | MAX | UNIT |
|----------------|--------------------------------------------------|-------------------|-----|-----|-----|------|
| t <sub>r</sub> | Output signal rise time                          |                   |     | 1.3 |     | μs   |
| t <sub>f</sub> | Output signal fall time                          |                   |     | 1.3 |     | μs   |
|                | $V_{INx}$ to $V_{OUTx}$ signal delay (50% – 10%) | Unfiltered output |     | 1.2 | 1.3 | μs   |
|                | $V_{INx}$ to $V_{OUTx}$ signal delay (50% – 50%) | Unfiltered output |     | 1.6 | 2.1 | μs   |
|                | $V_{INx}$ to $V_{OUTx}$ signal delay (50% – 90%) | Unfiltered output |     | 2.2 | 2.6 | μs   |



## 5.11 Timing Diagram



Figure 5-1. Rise, Fall, and Delay Time Waveforms



### **5.12 Insulation Characteristics Curves**





## **5.13 Typical Characteristics**

























## 6 Detailed Description

### 6.1 Overview

The AMC3330-Q1 is a fully-differential, precision, isolated amplifier with high input impedance, and an integrated DC/DC converter that allows the device to be supplied from a single 3.3-V or 5-V voltage supply source on the low side. The input stage of the device drives a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator. The modulator uses an internal voltage reference and clock generator to convert the analog input signal to a digital bitstream. The drivers (termed TX in the *Functional Block Diagram*) transfer the output of the modulator across the isolation barrier that separates the high-side and low-side voltage domains. The received bitstream and clock are synchronized and processed by a fourth-order analog filter on the low-side and presented as a differential analog output.

The *Functional Block Diagram* shows a block diagram of the AMC3330-Q1. The 1.2-G $\Omega$  differential input impedance of the analog input stage supports low gain-error signal-sensing in high-voltage applications using high-impedance resistor dividers.

The signal path is isolated by a double capacitive silicon-dioxide (SiO<sub>2</sub>) insulation barrier, whereas power isolation uses an on-chip transformer separated by a thin-film polymer as the insulating material.



## 6.2 Functional Block Diagram

## 6.3 Feature Description

#### 6.3.1 Analog Input

The input stage of the AMC3330-Q1 feeds a second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator. The modulator converts the analog signal into a bitstream that is transferred over the isolation barrier, as described in the *Isolation Channel Signal Transmission* section. The high-impedance, and low bias-current input of the AMC3330-Q1 makes the device suitable for isolated, high-voltage-sensing applications that typically employ high-impedance resistor dividers.

There are two restrictions on the analog input signals (INP and INN). First, if the input voltage exceeds the input range specified in the *Absolute Maximum Ratings* table, the input current must be limited to 10 mA because the device input electrostatic discharge (ESD) diodes turn on. Second, the linearity and noise performance of the device are ensured only when the differential analog input voltage remains within the specified linear full-scale range  $V_{FSR}$  and within the specified input common-mode voltage range  $V_{CM}$  as specified in the *Recommended Operating Conditions* table.



#### 6.3.2 Isolation Channel Signal Transmission

The AMC3330-Q1 uses an on-off keying (OOK) modulation scheme to transmit the modulator output-bitstream across the capacitive SiO<sub>2</sub>-based isolation barrier. Figure 6-1 shows the block diagram of an isolation channel. The transmitter modulates the bitstream at TX IN with an internally generated, 480-MHz carrier and sends a burst across the isolation barrier to represent a digital *one* and sends a *no signal* to represent the digital *zero*. The receiver demodulates the signal after advanced signal conditioning and produces the output. The symmetrical design of each isolation channel improves the common-mode transient immunity (CMTI) performance and reduces the radiated emissions caused by the high-frequency carrier.



Figure 6-1. Block Diagram of an Isolation Channel

Figure 6-2 shows the concept of the on-off keying scheme.



Figure 6-2. OOK-Based Modulation Scheme



#### 6.3.3 Analog Output

The AMC3330-Q1 offers a differential analog output comprised of the OUTP and OUTN pins. For differential input voltages ( $V_{INP} - V_{INN}$ ) in the range from -1 V to 1 V, the device provides a linear response with a nominal gain of 2. For example, for a differential input voltage of 1 V, the differential output voltage ( $V_{OUTP} - V_{OUTN}$ ) is 2 V. At zero input (INP shorted to INN), both pins output the same voltage,  $V_{CMout}$ , as specified in the *Electrical Characteristics* table. For absolute differential input voltages greater than 1.0 V but less than 1.25 V, the differential output voltage continues to increase in magnitude but with reduced linearity performance. The outputs saturate as shown in Figure 6-3 if the differential input voltage exceeds the V<sub>Clipping</sub> value.



Differential input voltage ( $v_{INP} - v_{INN}$ )

#### Figure 6-3. AMC3330-Q1 Output Behavior

The AMC3330-Q1 provides a fail-safe output that simplifies diagnostics on system level. The fail-safe output is active when the integrated DC/DC converter or hgh-side LDO don't deliver the required supply voltage for the high-side of the device. Figure 6-4 and Figure 6-5 illustrate the fail-safe output of the AMC3330-Q1 that is a negative differential output voltage value that does not occur under normal operating conditions. Use the maximum  $V_{FAILSAFE}$  voltage specified in the *Electrical Characteristics* table as a reference value for the fail-safe detection on system level.





Figure 6-4. Typical Negative Clipping Output of the AMC3330-Q1



Figure 6-5. Typical Fail-Safe Output of the AMC3330-Q1



#### 6.3.4 Isolated DC/DC Converter

The AMC3330-Q1 offers a fully integrated isolated DC/DC converter that includes the following components illustrated in the *Functional Block Diagram*:

- Low-dropout regulator (LDO) on the low-side to stabilize the supply voltage VDD that drives the low-side of the DC/DC converter
- Low-side full-bridge inverter and drivers
- · Laminate-based, air-core transformer for high immunity to magnetic fields
- High-side full-bridge rectifier
- High-side LDO to stabilize the output voltage of the DC/DC converter for high analog performance of the signal path

The DC/DC converter uses a spread-spectrum clock generation technique to reduce the spectral density of the electromagnetic radiation. The resonator frequency is synchronous to the operation of the  $\Delta\Sigma$  modulator to minimize interference with data transmission and support the high analog performance of the device.

The architecture of the DC/DC converter is optimized to drive the high-side circuitry of the AMC3330-Q1 and can source up to 1 mA of additional current ( $I_H$ ) for an optional auxiliary circuit such as an active filter, pre-amplifier, or comparator.

#### 6.3.5 Diagnostic Output and Fail-Safe Behavior

The open-drain DIAG pin can be monitored to confirm the device is operational, and the output voltage is valid. During power-up, the DIAG pin is actively held low until the high-side supply is in regulation and the device operates properly. The DIAG pin is actively pulled low if:

- The low-side does not receive data from the high-side (for example, because of a loss of power on the high-side). The amplifier outputs are driven to negative full-scale.
- The high-side DC/DC output voltage (DCDC\_OUT) or the high-side LDO output voltage (HLDO\_OUT) drop below their respective undervoltage detection thresholds V<sub>DCDCUV</sub> and V<sub>HLDOUV</sub> as sepecified in the *Electrical Characteristics* table. In this case, the low-side may still receive data from the high-side but the data may not be valid. The amplifier outputs are driven to negative full-scale.

During normal operation, the DIAG pin is in a high-impedance state. Connect the DIAG pin to a pull-up supply through a resistor or leave open if not used.

## 6.4 Device Functional Modes

The AMC3330-Q1 is operational when the power supply VDD is applied, as specified in the *Recommended Operating Conditions* table.



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

The low input bias current, AC and DC errors, and temperature drift make the AMC3330-Q1 a high-performance solution for applications where voltage measurement with high common-mode levels is required.

#### 7.2 Typical Application

Isolated amplifiers are widely used for voltage measurements in high-voltage applications that must be isolated from a low-voltage domain. Typical applications are AC line voltage measurements at the input of a power factor correction (PFC) stage of an onboard charger (OBC). Other applications are DC measurements at the output of a PFC stage or DC/DC converter, or phase voltage measurements in traction inverters. The AMC3330-Q1 integrates an isolated power supply for the high-voltage side and therefore is particularly easy to use in applications that do not have a high-side supply readily available or where a high-side supply is referenced to a different ground potential than the signal to be measured.

Figure 7-1 illustrates a simplified schematic of the AMC3330-Q1 in an OBC where the AC phase voltage on the grid-side must to be measured. At that location in the system, there is no supply readily available for powering the isolated amplifier. The integrated isolated power supply, together with its bipolar input voltage range, makes the AMC3330-Q1 ideally suited for AC line-voltage sensing. In this example, the output current of the PFC is sensed by the AMC3301-Q1 across a shunt resistor on the positive DC-link rail where there is also no suitable supply available for powering the isolated amplifier. The integrated power-supply of the AMC3301-Q1 eliminates that problem and enables current sensing at optimal locations for the system.

AMC3330-Q1 SBASA35B – JUNE 2020 – REVISED SEPTEMBER 2024



Figure 7-1. The AMC3330-Q1 in an OBC Application

#### 7.2.1 Design Requirements

Table 7-1 lists the parameters for this typical application.

 Table 7-1. Design Requirements

| PARAMETER                                                      | VALUE            |  |  |  |  |  |  |  |  |
|----------------------------------------------------------------|------------------|--|--|--|--|--|--|--|--|
| Low-side supply voltage                                        | 3.3 V or 5 V     |  |  |  |  |  |  |  |  |
| Voltage drop across the sensing resistor for a linear response | 1 V (maximum)    |  |  |  |  |  |  |  |  |
| Current through the resistive divider, I <sub>CROSS</sub>      | 100 μA (maximum) |  |  |  |  |  |  |  |  |

## 7.2.2 Detailed Design Procedure

Use Ohm's Law to calculate the minimum total resistance of the resistive divider to limit the cross current to the desired value ( $R_{TOTAL} = V_{Lx} / I_{CROSS}$ ) and the required sense resistor value to be connected to the AMC3330-Q1 input:  $R_{SNS} = V_{FSR} / I_{CROSS}$ .

Consider the following two restrictions to choose the proper value of the sense resistor R<sub>SNS</sub>:

- The voltage drop on R<sub>SNS</sub> caused by the nominal voltage range of the system must not exceed the recommended input voltage range: V<sub>SNS</sub> ≤ V<sub>FSR</sub>
- The voltage drop on R<sub>SNS</sub> caused by the maximum allowed system overvoltage must not exceed the input voltage that causes a clipping output: V<sub>SNS</sub> ≤ V<sub>Clipping</sub>

FXAS

INSTRUMENTS

www.ti.com



Table 7-2 lists examples of nominal E96-series (1% accuracy) resistor values for systems using 120-V and 230-V AC line voltages.

| PARAMETER                                                       | 120-V <sub>RMS</sub> LINE VOLTAGE | 230-V <sub>RMS</sub> LINE VOLTAGE |  |  |  |  |  |  |  |
|-----------------------------------------------------------------|-----------------------------------|-----------------------------------|--|--|--|--|--|--|--|
| Peak voltage                                                    | 170 V                             | 325 V                             |  |  |  |  |  |  |  |
| Resistive divider resistors R <sub>L11</sub> , R <sub>L12</sub> | 845 kΩ                            | 1.62 MΩ                           |  |  |  |  |  |  |  |
| Sense resistor R <sub>SNS</sub>                                 | 10 kΩ                             | 10 kΩ                             |  |  |  |  |  |  |  |
| Current through resistive divider I <sub>CROSS</sub>            | 100 µA                            | 100 µA                            |  |  |  |  |  |  |  |
| Resulting voltage drop on sense resistor $V_{SNS}$              | 1.00 V                            | 1.00 V                            |  |  |  |  |  |  |  |

| Table 7-2. Resistor Value Examples | Table 7-2 | Resistor | Value | Examples |
|------------------------------------|-----------|----------|-------|----------|
|------------------------------------|-----------|----------|-------|----------|

#### 7.2.2.1 Input Filter Design

TI recommends placing an RC filter in front of the isolated amplifier to improve signal-to-noise performance of the signal path. Design the input filter such that:

- The cutoff frequency of the filter is at least one order of magnitude lower than the sampling frequency (20 MHz) of the internal ΔΣ modulator
- The input bias current does not generate significant voltage drop across the DC impedance of the input filter
- The impedances measured from the analog inputs are equal

Most voltage sensing applications use high-impedance resistor dividers in front of the isolated amplifier to scale down the input voltage. In this case, a single capacitor as given in Figure 7-2 is sufficient to filter the input signal.



Figure 7-2. Differential Input Filter

#### 7.2.2.2 Differential to Single-Ended Output Conversion

For systems using single-ended input ADCs to convert the analog output voltage into digital, Figure 7-3 shows an example of a TLV313-Q1 -based signal conversion and filter circuit. With R1 = R2 = R3 = R4, the output voltage equals ( $V_{OUTP} - V_{OUTN}$ ) +  $V_{REF}$ . Tailor the bandwidth of this filter stage to the bandwidth requirement of the system and use NP0-type capacitors for best performance. For most applications, R1 = R2 = R3 = R4 = 10 k\Omega and C1 = C2 = 1000 pF yields good performance.



#### Figure 7-3. Connecting the AMC3330-Q1 Output to a Single-Ended Input ADC

For more information on the general procedure to design the filtering and driving stages of SAR ADCs, see the 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise and 18-Bit Data Acquisition Block (DAQ) Optimized for Lowest Power reference guides, available for download at www.ti.com.

#### 7.2.3 Application Curve

Figure 7-4 shows the typical full-scale step response of the AMC3330-Q1.



Figure 7-4. Step Respose of the AMC3330-Q1



#### 7.3 Best Design Practices

Do not leave the analog inputs INP and INN of the AMC3330-Q1 unconnected (floating) when the device is powered up on the high-side. If the device input is left floating, the bias current may generate a negative input voltage that exceeds the specified input voltage range and the output of the device is invalid.

Connect the high-side ground (HGND) to INN, either directly or through a resistive path. A DC current path between INN and HGND is required to define the input common-mode voltage. Take care not to exceed the input common-mode range as specified in the *Recommended Operating Conditions* table.

The high-side LDO sources a limited amount of current  $(I_H)$  to power external circuitry. Do not overload the high-side LDO.

The low-side LDO does not output a constant voltage and is not intended for powering any external circuitry. Do not connect any external load to the LDO\_OUT pin.

#### 7.4 Power Supply Recommendations

The AMC3330-Q1 is powered from the low-side power supply (VDD) with a nominal value of 3.3 V (or 5 V). TI recommends a low-ESR decoupling capacitor of 1 nF (C8 in Figure 7-5) placed as close as possible to the VDD pin, followed by a 1- $\mu$ F capacitor (C9) to filter this power-supply path.

The low-side of the DC/DC converter is decoupled with a low-ESR 100-nF capacitor (C4) positioned close to the device between the DCDC\_IN and DCDC\_GND pins. Use a  $1-\mu$ F capacitor (C2) to decouple the high-side in addition to a low-ESR, 1-nF capacitor (C3) placed as close as possible to the device and connected to the DCDC\_OUT and DCDC\_HGND pins.

For the high-side LDO, use low-ESR capacitors of 1-nF (C6), placed as close as possible to the AMC3330-Q1, followed by a 100-nF decoupling capacitor (C5).

The ground reference for the high-side (HGND) is derived from the terminal of the sense resistor which is connected to the negative input (INN) of the device. For best DC accuracy, use a separate trace to make this connection but shorting HGND to INN directly at the device input is also acceptable. The high-side DC/DC ground terminal(DCDC\_HGND) is shorted to HGND directly at the device pins.



Figure 7-5. Decoupling the AMC3330-Q1

Capacitors must provide adequate *effective* capacitance under the applicable DC bias conditions they experience in the application. Multilayer ceramic capacitors (MLCC) capacitors typically exhibit only a fraction of their nominal capacitance under real-world conditions and this factor must be taken into consideration when selecting these capacitors. This problem is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection.

Copyright © 2024 Texas Instruments Incorporated

The Best Practices to Attenuate AMC3301 Family Radiated Emissions EMI application note is available for download at www.ti.com.

Table 7-3 lists components suitable for use with the AMC3330-Q1. This list is not exhaustive. Other components may exist that are equally suitable (or better), however these listed components have been validated during the development of the AMC3330-Q1.

| Table 7-3: Recommended External Components |                             |                      |                  |                       |  |  |  |  |  |
|--------------------------------------------|-----------------------------|----------------------|------------------|-----------------------|--|--|--|--|--|
|                                            | DESCRIPTION                 | PART NUMBER          | MANUFACTURER     | SIZE (EIA, L x W)     |  |  |  |  |  |
| VDD                                        |                             |                      |                  |                       |  |  |  |  |  |
| C8                                         | 1 nF ± 10%, X7R, 50 V       | 12065C102KAT2A       | AVX              | 1206, 3.2 mm x 1.6 mm |  |  |  |  |  |
| C9                                         | 1 μF ± 10%, X7R, 25 V       | 12063C105KAT2A       | AVX              | 1206, 3.2 mm x 1.6 mm |  |  |  |  |  |
| DC/DC CC                                   | ONVERTER                    | · ·                  | ·                |                       |  |  |  |  |  |
| C4                                         | 100 nF ± 10%, X7R, 50 V     | C0603C104K5RACAUTO   | Kemet            | 0603, 1.6 mm x 0.8 mm |  |  |  |  |  |
| C3                                         | 1 nF ± 10%, X7R, 50 V       | C0603C102K5RACTU     | Kemet            | 0603, 1.6 mm x 0.8 mm |  |  |  |  |  |
| C2                                         | 1 µF ± 10%, X7R, 25 V       | CGA3E1X7R1E105K080AC | TDK              | 0603, 1.6 mm x 0.8 mm |  |  |  |  |  |
| HLDO                                       |                             | ·                    | ·                |                       |  |  |  |  |  |
| C1                                         | 100 nF ± 10%, X7R, 50 V     | C0603C104K5RACAUTO   | Kemet            | 0603, 1.6 mm x 0.8 mm |  |  |  |  |  |
| C5                                         | 100 nF ± 5%, NP0, 50 V      | C3216NP01H104J160AA  | TDK              | 1206, 3.2 mm x 1.6 mm |  |  |  |  |  |
| C6                                         | 1 nF ± 10%, X7R, 50 V       | 12065C102KAT2A       | AVX              | 1206, 3.2 mm x 1.6 mm |  |  |  |  |  |
| FERRITE                                    | BEADS                       |                      |                  |                       |  |  |  |  |  |
| FB1,                                       | Ferrite bead <sup>(1)</sup> | 74269244182          | Wurth Elektronik | 0402, 1.0mm × 0.5mm   |  |  |  |  |  |
| FB2,                                       |                             | BLM15HD182SH1        | Murata           | 0402, 1.0mm × 0.5mm   |  |  |  |  |  |
| FB3                                        |                             | BKH1005LM182-T       | Taiyo Yuden      | 0402, 1.0mm × 0.5mm   |  |  |  |  |  |

| Table 7-3 | Recommended | External | Components |
|-----------|-------------|----------|------------|
|           | Recommended | LAGINAI  |            |

(1) No ferrite beads are used for parametric validation.



## 7.5 Layout

#### 7.5.1 Layout Guidelines

Figure 7-6 shows a layout recommendation with the critical placement of the decoupling capacitors. The same component reference designators are used as in the *Power Supply Recommendations* section. Decoupling capacitors are placed as close as possible to the AMC3330-Q1 supply pins. For best performance, place the sense resistor close to the INP and INN inputs of the AMC3330-Q1 and keep the layout of both connections symmetrical.

This layout is used on the AMC3330-Q1 EVM and supports CISPR-25 compliant electromagnetic radiation levels.

#### 7.5.2 Layout Example



Figure 7-6. Recommended Layout of the AMC3330-Q1



## 8 Device and Documentation Support

#### 8.1 Device Support

#### 8.1.1 Device Nomenclature

Texas Instruments, Isolation Glossary

### 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application note
- Texas Instruments, AMC3301-Q1 Precision, ±250-mV Input, Reinforced Isolated Amplifier With Integrated DC/DC Converter data sheet
- Texas Instruments, TLVx313-Q1 Low-Power, Rail-to-Rail In/Out, 750-µV Typical Offset, 1-MHz Operational Amplifier for Cost-Sensitive Systems data sheet
- Texas Instruments, 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise reference guide
- Texas Instruments, 18-Bit Data Acquisition Block (DAQ) Optimized for Lowest Power reference guide

### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision A (October 2020) to Revision B (September 2024) Pa                                  | ge  |
|---|----------------------------------------------------------------------------------------------------------|-----|
| • | Changed reinforced isolation safety-related certification from VDE V 0884-11 to DIN EN IEC 60747-17 (VDB | Ξ   |
|   | 0884-17) throughout document                                                                             | . 1 |
| • | Added last Applications bullet                                                                           | 1   |
| • | Changed Application Example figure                                                                       |     |
| • | Changed Absolute Maximum Ratings: changed max for DIAG pin from 5.5 V to 6.5 V                           |     |
| • | Added analog output capacitive and resistive drive capability specification                              | 4   |
| • | Updated Barrier capacitance specification from 3.5 pF to 4.5 pF                                          | 6   |
| • | Changed isolation standard from DIN VDE V 0884-11 (VDE V 0884-11) to DIN EN IEC 60747-17 (VDE            |     |
|   | 0884-17) and updated the Insulation Specifications and Safety-Related Certifications tables accordingly  | . 7 |
| • | THD footnote added                                                                                       | . 8 |
| • | Added DIGITAL OUTPUT (DIAG) electrical specifications                                                    | 8   |
| • | Added VDD <sub>UV</sub> and VDD <sub>POR</sub> specifications                                            | 8   |
| • | Added I <sub>H</sub> specification for $4.5 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$                | 8   |
| • | Deleted duplicate column in Resistor Value Examples table                                                | 24  |
| • | Changed Differential Input Filter figure                                                                 | 25  |
| • | Added high-side and low-side LDO external load discussion to Best Design Practices section               | 27  |
| • | Changed Power Supply Recommendations section: Changed Decoupling the AMC3330-Q1 figure, added            |     |
|   | Best Practices to Attenuate AMC3301 Family Radiated Emissions EMI reference and added ferrite bead       |     |
|   | section to Recommended External Components table                                                         | 27  |
| • | Changed OUTP, OUTN, and VDD routing in <i>Recommended Layout of the AMC3330-Q1</i> figure                | 29  |

| С | hanges from Revision * (June 2020) to Revision A (October 2020)     | Page |
|---|---------------------------------------------------------------------|------|
| • | Changed document status from advance information to production data | 1    |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| AMC3330QDWERQ1   | ACTIVE        | SOIC         | DWE                  | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -40 to 125   | AMC3330Q                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AMC3330-Q1 :



www.ti.com

7-Mar-2022

• Catalog : AMC3330

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All din | nensions are | e nominal |  |
|----------|--------------|-----------|--|
|          |              |           |  |

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AMC3330QDWERQ1 | SOIC            | DWE                | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

7-Mar-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AMC3330QDWERQ1 | SOIC         | DWE             | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# **DWE0016A**



## **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# **DWE0016A**

# **EXAMPLE BOARD LAYOUT**

SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DWE0016A**

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated