SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
JESD204C section 4.3.4 requires subclass 1 devices to be able to measure the amount of device clock cycles by which the detected active edge of the SYSREF signal deviates from its expected position and not to re-align the LMFC/LEMC if the deviation from the expected position is less than a programmable number of device clock cycles. This design does not contain this feature, but is compliant with JESD204B. The LMFC and other supporting clocks are aligned to the detected SYSREF if the JESD204C subsystem and SYSREF processor are enabled (and SYSREF_ALIGN_EN=1). Implementing the new requirement from JESD204C would severely complicate the clock generation logic. The phase measurements must be processed and passed through the ripple-clock divider architecture, and then phase adjustments must be rippled back toward the root divider.