SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
The synchronous trigger clock is generated by dividing the DAC clock according to register TRIGC_DIV. The divider is reset on each rising edge of SYSREF. If a SYSREF edge is detected that realigns the trigger clock divider, CLK_REALIGNED is set. Trigger clock is used to latch the synchronous trigger interface.
For the trigger clock to be active, you must set SYS_EN = 1 and at least one of the TRIG_TYPEn values must be 4 or 6. The trigger clock is driven on the TRIGCLK output if TRIGC_OUT_EN = 1 and FR_EN = 0. Alternatively, the user can use ALARM_SEL to output the trigger clock on the ALARM pin (this is helpful if the TRIGCLK pin is unavailable because the pin is allocated to the FRI interface). If FR_EN = 1, TRIGCLK becomes an input to latch FR data.
When TRIGC_DIV is even and greater than zero (TRIGC_DIV+1 is odd), the high time of the output clock is 32 DACCLK cycles less than the low time.