SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
| Feature/Specification | DAC39RF20 Generation 1 | DAC39RF2x Generation 2 | |
|---|---|---|---|
| PLL/VCO | FDACCLK | 8.125GHz ≤ FDACCLK ≤ 17GHz | 0.8GHz ≤ FDACCLK ≤ 22GHz |
| PLL Output Divider | 1x only | 1, 2, 4, 8 or 16x | |
| CPLL_MPY | 8 to 99 | 6 to 256 | |
| Phase Noise | 5dB better between 100kHz≤FOFFSET≤10MHz | ||
| Multi-device Synchronization | No | Yes | |
| SYSREF Windowing for FDACCLK<10GHz | No | Yes | |
| Timestamp Output | No | Yes | |
| SPI readable temp sensor | No (temp diode is available) | Yes | |
| SerDes Loss of Signal Detector | No | Yes | |
| Maximum SPI Clock Frequency | 15MHz | >50MHz (target) | |
| DDS Streaming Trigger | AMP = 0 | AMP = 0 and PHASE[0]=1 | |
| SOFT_RESET | does not properly clear registers in an address range of 0x0080 to 0x00FE. Use external RESET. | Fixed | |
| HD2 | improved by 10 to 20dB | ||