SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
The PFIR filter in real mode can be split into two PFIR filters with a delay in between to cancel reflections that occur on the DAC output network, cables, etc. The PFIR_DLY register is provided to facilitate this. PFIR_DLY adjusts the delay of taps 12 thru 23 of the PFIR by inserting zero-valued coefficients between coefficient 11 and 12. Up to 255 zero-valued coefficients can be added.
For example, if PFIR_DLY[0] = 103, then PFIR0 inserts 103 zeros in the impulse response. The impulse response for PFIR0 is therefore: