SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| INPUT CLOCK (CLK+, CLK-) | ||||||
| fCLK | Input clock frequency | External clock mode | 0.8 | 22 | GHz | |
| fCLK | Input clock frequency | PLL/VCO clock mode | 0.1 | 3 | GHz | |
| SYSREF and Clock Path Delays | ||||||
| tSYSREF_LOW | SYSREF Low Time Requirement | 5*tDEVLK + 1ns |
||||
| tSYSREF_HIGH | SYSREF High Time Requirement | 5*tDEVLK + 1ns |
||||
| tADJRANGEMIN | Minimum range for clock delay tADJ | 130 | ps | |||
| tADJRANGEMAX | Maximum range for clock delay tADJ | 280 | ps | |||
| tSYSRANGEMIN | Minimum SYSREF system delay range | 130 | ps | |||
| tSYSRANGEMAX | Maximum SYSREF system delay range | 280 | ps | |||
| txSTEPCOARSEMAX | tADJ and tSYS delay maximum coarse step size | setting bits 18:14 | 9500 | fs | ||
| txSTEPCOARSEMIN | tADJ and tSYS delay minimum coarse step size | setting bits 18:14 | 3200 | fs | ||
| txSTEPMEDMAX | tADJ and tSYS delay maximum medium step size | setting bits 13:10 | 4000 | fs | ||
| txSTEPMEDMIN | tADJ and tSYS delay minimum medium step size | setting bits 13:10 | 270 | fs | ||
| txSTEPFINEMAX | tADJ and tSYS delay maximum fine step size | setting bits 9:0 | 16.7 | fs | ||
| txSTEPFINEMIN | tADJ and tSYS delay minimum fine step size | setting bits 9:0 | 2.2 | fs | ||
| txSETTLE | tADJ and tSYS delay settling time | settle to within 5% of the added delay | 42 | ns | ||
| RESET | ||||||
| tRESET | Minimum RESET pulse width | 25 | ns | |||