SBASAO8 June 2025 DAC39RF20
ADVANCE INFORMATION
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| JESD204C SERDES INTERFACE [15:0]SRX-/+ | ||||||
| fSERDESMAX | SERDES bit rate maximum | 32.5 | Gbps | |||
| fSERDESMIN | SERDES bit rate minimum | 1.5 | Gbps | |||
| fREFMAX | Serdes PLL reference frequency maximum | 2040 | MHz | |||
| fREFMIN | Serdes PLL reference frequency minimum | 82 | MHz | |||
| fVCOMAX | Serdes PLL frequency maximum | 16.25 | GHz | |||
| fVCOMIN | Serdes PLL Frequency minimum | 8.125 | GHz | |||
| SJLF | Low frequency sinusoidal jitter tolerance | 20kHz | 5 | UI | ||
| SJHF | High frequency sinusoidal jitter tolerance | 20MHz | 0.05 | UI | ||
| BHPUJ | Bounded high-probability uncorrelated jitter tolerance | 0.25 | UI | |||
| BHPCJ | Bounded high-probability correlated jitter tolerance | 0.2 | UI | |||
| TUJ | Total jitter tolerance(2) | 0.7 | UI | |||
| BOOSTCTLE | CTLE Boost at data rate Nyquist frequency with respect to DC | 9 | dB | |||
| RLDIFF | Differential return loss | fIN = 0.275 - 0.75*fSERDES | -9.7 | dB | ||
| LATENCY | ||||||
| TDACCLK | DAC clock period | 1 / fCLK | ||||
| tPD(RX) | Serdes RX analog propagation delay | Serdes RX analog propagation delay | 250 | ps | ||
| tPDI | Input clock rising edge cross-over to output sample cross-over | Input clock rising edge cross-over to output sample cross-over | 250 | ps | ||
| tDAC_LAT | Digital path latency from SYSREF rising edge to DAC output | See XLS Calculator | ||||
| tRELEASE | Latency from SYSREF rising edge to elastic buffer release | See XLS Calculator | ||||
| tRXIN | Latency from SERDES Input to elastic buffer release | See XLS Calculator | ||||
| SERIAL PROGRAMMING INTERFACE | ||||||
| fS_C | serial clock frequency | 15 | MHz | |||
| tP | serial clock period | 33 | ns | |||
| tPH | serial clock pulse width high | 16 | ns | |||
| tPL | serial clock pulse width low | 16 | ns | |||
| tSU | SDI setup | 8 | ns | |||
| tH | SDI hold | 1.5 | ns | |||
| tIZ | SDI TRI-STATE | 3 | ns | |||
| tODZ | SDO driven to TRI-STATE | 200fF load | 0 | 6 | ns | |
| tOZD | SDO TRI-STATE to driven | 200fF load | 0 | 6 | ns | |
| tOD | SDO output delay | 200fF load | 0 | 6 | ns | |
| tCSS | SCS setup | 8 | ns | |||
| tCSH | SCS hold | 1.5 | ns | |||
| tIAG | Inter-access gap | 16 | ns | |||
| tCRS | SCS setup to RESET | RESET rising edge | 0 | ns | ||
| tCSH | SCS hold to RESET | RESET rising edge | 30 | ns | ||
| FAST RECONFIGURATION (FR) AND TRIGGER INTERFACE | ||||||
| FTRIGCLK | FRCLK frequency | 200 | MHz | |||
| tTRIGCLK_P | FRCLK period | 5 | ns | |||
| tTRIGCLK_PH | FRCLK pulse width high | 2.4 | ns | |||
| t FRCLK_PL | FRCLK pulse width low | 2.4 | ns | |||
| t TRIG0_3_SU | TRIG[3:0] setup | relative to TRIGCLK output rising edge(3) | 2.6 | ns | ||
| tTRIG0_3_H | TRIG[3:0] hold | relative to TRIGCLK output rising edge(3) | 0.5 | ns | ||
| tTRIG4_SU | TRIG4 setup | relative to TRIGCLK output rising edge(3) | 2.5 | ns | ||
| tTRIG4_H | TRIG4 hold | relative to TRIGCLK output rising edge(3) | 0.6 | ns | ||
| tFR_IAG | Inter-access gap | 5 | ns | |||
| tFR_PFIRWAIT | Wait time after setting FR_PFIR_PROG = 1 | 1024 | DACCLKs | |||
| PLL/VCO Characteristics | ||||||
| fREF | Reference clock frequency | 0.1 | 3 | GHz | ||
| fDACCLK | DAC sample clock with converter PLL/VCO | 8.125 | 17 | GHz | ||
| PLLRATIO | Ratio of reference clock to VCO frequency(4) | 6 | 255 | |||
| PLLDIV | Ratio of VCO frequency to DAC sample clock | 1 | 1 | |||
| PNPLL | PLL/VCO Phase Noise, fREF = 2GHz(1) | fVCO = 16GHz, 100Hz offset | -102 | dBc/Hz | ||
| fVCO = 16GHz, 1KHz offset | -112 | dBc/Hz | ||||
| fVCO = 16GHz, 10kHz offset | -122 | dBc/Hz | ||||
| fVCO = 16GHz, 100kHz offset | -129 | dBc/Hz | ||||
| fVCO = 16GHz, 1MHz offset | -132 | dBc/Hz | ||||
| fVCO = 16GHz, 10MHz offset | -130 | dBc/Hz | ||||
| fVCO = 16GHz, 100MHz offset | -139 | dBc/Hz | ||||
| PNPLLINT | 1kHz to 100MHz, fREF = 2GHz(1) | fVCO = 20GHz | -55 | dBc | ||