SLAU847E October 2022 – May 2025 MSPM0L1105 , MSPM0L1106 , MSPM0L1116 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2227-Q1 , MSPM0L2228 , MSPM0L2228-Q1
In this mode, AVDD is connected to internal resistor ladder which is used to generate the fractional voltages. In mode3, following register configuration has to be used.
| MMR | Description | Value |
|---|---|---|
| LCDCPEN | Charge pump disabled | 0 |
| LCDSELVDD | Disable VDD connection to R33 | 0 |
| LCDSEL_VDD_R33 | Select AVDD to drive Vlcd | 1 |
| LCDINTBIASEN | Enable internal resistor | 1 |
| LCDVREFEN | Internal reference disabled | 0 |
| LCD_HP_LP | Could be 1 or 0 depending upon whether LCD needs high drive or low drive | 0/1 |
| LCDBIASSEL | Could be 1 or 0 depending on 1/3 bias or 1 / 4 bias | 0/1 |