SLUAAG4 February   2022 TPS62933

 

  1.   Trademarks
  2. 1Introduction
  3. 2Loop Response of Peak Current Mode Converter
  4. 3Output Capacitance Upper Limit for Internally-Compensated PCM Buck Converter
  5. 4Output Capacitance Lower Limit for Internally-Compensated PCM Buck Converter
  6. 5Design Example and Experimental Validation for TPS62933
  7. 6Summary
  8. 7References
  9.   A Validation and Calculating the Output Capacitance Upper Limit

Output Capacitance Upper Limit for Internally-Compensated PCM Buck Converter

  1. Limits for –20 dB/dec at gain crossover frequency

    For system loop stability, a –20 dB/dec slope near crossover frequency is ideal for loop gain, since that can normally bring sufficient phase margin(3).

    Figure 2-2 shows the loop gain slope of the PCM converter changes from 0 to –20 dB/dec at the initial pole frequency, fP1_EA. At pole fP_OUT, the loop gain slope changes to –40 dB/dec. With the compensation of zero fZ_EA, the gain slope becomes –20 dB/dec and the gain curve crosses 0 dB with this slope. That could bring sufficient phase margin for the converter.

    Figure 3-1(a) illustrates that the converter crossover frequency fc becomes lower with reduced pole frequency fP_OUT. If fc < fZ_EA, the zero fZ_EA is out of crossover frequency and loop gain crosses 0 dB with a –40 dB/dec slope. If these conditions occur, they may cause insufficient phase margin.

    Figure 3-1 Loop Gain of TPS62933 Converter With Zero fZ_EA (a) Out of Bandwidth (b) Inside Bandwidth

    Equation 4 shows that pole fP_OUT is inversely related with output capacitance CO. Reducing CO can make both fP_OUT and fc increase. As shown in Figure 3-1(b), after increasing the pole frequency fP_OUT, fZ_EA could be smaller than the crossover frequency fc and the loop gain crosses 0 dB with a –20 dB/dec slope. These conditions could normally ensure converter phase margin.

    Based on the previous analysis, use Equation 6 to calculate the limitation for –20 dB/dec slope at gain crossover frequency:

    Equation 6.

    As Equation 2 shows, fZ_EA is fixed at 10.6 kHz for TPS62933. To get the relation between output capacitance Co and fc, first calculate the relation between gain and frequency using Equation 7 and Equation 8.

    Equation 7.
    Equation 8.

    where

    • AP_OUT is the loop gain at frequency fP_OUT

    Equation 7 and Equation 8 can be simplified as:

    Equation 9.
    Equation 10.

    With Equation 4, Equation 6, and Equation 10, the upper limit for output capacitance is calculated using Equation 11.

    Equation 11.

    Substituting parameters in Equation 1 and Equation 2, the upper limit for TPS62933 is:

    Equation 12.
  2. Limits for 45 degree phase margin

    Normally for a buck converter, a 45 degree phase margin can be achieved with –20 dB/dec slope at gain crossover frequency. But for a buck regulator with peak current-mode control, when a larger inductance is used, the frequency of the inner current loop pole fP_ci will be lower and bring more phase drop at the gain crossover frequency. These conditions may cause a phase margin lower than 45 degrees, even with –20 dB/dec crossing. Therefore, the capacitance upper limit for a 45 degree phase margin is also deducted in this section.

    Figure 3-2 is a bode plot of a PCM buck converter with –20 dB/dec crossing. fZ_OUT and fP2_EA are normally at very high frequency so their effects on phase margin at gain crossover frequency can be ignored at first. Pole fP1_EA is at a very low frequency and brings about –90° phase drop at gain crossover frequency.

    Figure 3-2 Bode Plot of PCM Buck Converter Open Loop Response

    Next, calculate the phase margin using Equation 13. Equation 14 constitutes the limitation to make the phase margin larger than 45 degrees.

    Equation 13.
    Equation 14.

    Calculate gain crossover frequency fcross using Equation 15, Equation 16 and Equation 17, based on Figure 3-2.

    Equation 15.
    Equation 16.
    Equation 17.

    Derive fcross using equation Equation 18:

    Equation 18.

    Substituting Equation 1, Equation 2, and Equation 4 into Equation 18, fcross is expressed with:

    Equation 19.

    Substituting Equation 2, Equation 4, Equation 5, and Equation 19 into Equation 14 and ignoring ESR impacts, the upper limit for output capacitance for phase margin restriction is calculated using the following example equation:

    (50*(111936*IOUT - 4460544))/(441013* IOUT *VOUT*(422400/ IOUT + (8954880000/ IOUT + 178421760000/ IOUT ^2 + (2500* VIN ^2* fsw ^2)/(24649*(4356000*L + VIN - 2* VOUT)^2) - (3180000* VIN *fsw)/(157*(4356000*L + VIN - 2* VOUT)) + (84480000* VIN * fsw)/(157* IOUT *(4356000*L + VIN - 2* VOUT)) - (267632640000* VIN * fsw)/(8321* IOUT ^2*(4356000*L + VIN - 2* VOUT)) + (10560000* VIN ^2* fsw ^2)/(1306397* IOUT *(4356000*L + VIN - 2* VOUT)^2) + (11151360000* VIN ^2* fsw ^2)/(69239041* IOUT ^2*(4356000*L + VIN - 2* VOUT)^2) + 112360000)^(1/2) - (50* VIN * fsw)/(157*(4356000*L + VIN - 2* VOUT)) - (105600* VIN * fsw)/(8321* IOUT *(4356000*L + VIN - 2* VOUT)) + 10600))

    Since the expression for output capacitance upper limit with phase margin restriction is very complicated, an example of how to use Microsoft® Excel® or MATLAB® for the calculation is introduced in Section A.