One digital PLL (DPLL) with programmable
bandwidths and two fractional analog PLLs (APLLs) for flexible clock
generation.
Two reference inputs to the DPLL supporting hitless switching and holdover 12
output clocks: outputs driven by BAW are capable of sub 50fs RMS phase jitter
(12kHz to 20MHz).
Flexible oscillator sources: onboard TCXO, or one of several footprints for
other XO, TCXO, OCXO or external SMA input options.
On-chip EEPROM for custom start-up clock configurations