# Functional Safety Information LMR33630AP-Q1 and LMR33620AP-Q1 Functional Safety FIT Rate, FMD and Pin FMA



## **Table of Contents**

| 1 Overview                                      | 2 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates | 3 |
| 2.1 LMR33630-Q1                                 |   |
| 2.2 LMR33620-Q1                                 | 4 |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |
| 4.1 LMR33630AP-Q1 and LMR33620AP-Q1             |   |
| 5 Revision History                              |   |
|                                                 |   |

## Trademarks

All trademarks are the property of their respective owners.

1

2

## 1 Overview

This document contains information for LMR33630AP-Q1 and LMR33620AP-Q1 in the VQFN package to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.

VCC VIN INT. REG OSCILLATOR BOOT BIAS **ENABLE** HS CURRENT ΕN LOGIC ЛЛ SENSE Σ 1.0V Reference PWM ERROR COMP. AMPLIFIER CONTROL SW DRIVER LOGIC FB LS CURRENT PG PFM MODE SENSE CONTROL POWER GOOD CONTROL ıI PGND AGND

Figure 1-1. Functional Block Diagram

LMR33630AP-Q1 and LMR33620AP-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.





# 2 Functional Safety Failure In Time (FIT) Rates

## 2.1 LMR33630-Q1

This section provides Functional Safety Failure In Time (FIT) rates for the LMR33630-Q1 based on the following two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

#### Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 21                                       |
| Die FIT Rate                 | 9                                        |
| Package FIT Rate             | 12                                       |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11
- Power dissipation: 555 mW
- Climate type: World-wide Table 8
- Package factor (lambda 3): Table 17b
- Substrate Material: FR4
- EOS FIT rate assumed: 0 FIT

#### Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table |   | Table Category                                        |        | Reference Virtual T <sub>J</sub> |
|-------|---|-------------------------------------------------------|--------|----------------------------------|
|       | 5 | CMOS, BICMOS ASICS Analog and Mixed $\leq$ 50V supply | 25 FIT | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 2.2 LMR33620-Q1

This section provides Functional Safety Failure In Time (FIT) rates for the LMR33620-Q1 based on the following two different industry-wide used reliability standards:

- Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-4 provides FIT rates based on the Siemens Norm SN 29500-2

#### Table 2-3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 16                                       |
| Die FIT Rate                 | 6                                        |
| Package FIT Rate             | 12                                       |

The failure rate and mission profile information in Table 2-3 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11 ٠
- Power dissipation: 370 mW
- Climate type: World-wide Table 8 •
- Package factor (lambda 3): Table 17b •
- Substrate Material: FR4

4

EOS FIT rate assumed: 0 FIT

#### Table 2-4. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                               | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|--------------------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS ASICS Analog and Mixed $\leq$ 50-V supply | 25 FIT             | 55°C                             |

The Reference FIT Rate and Reference Virtual T<sub>1</sub> (junction temperature) in Table 2-4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for LMR33630AP-Q1 and LMR33620AP-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

| Die Failure Modes                             | Failure Mode Distribution (%) |
|-----------------------------------------------|-------------------------------|
| No output voltage                             | 60%                           |
| Output not in specification voltage or timing | 25%                           |
| SW driver FET stuck on                        | 5%                            |
| PG false trip or fails to trip                | 5%                            |
| Short circuit any two pins                    | 5%                            |

#### Table 3-1. Die Failure Modes and Distribution



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the LMR33630AP-Q1 and LMR33620AP-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3) •
- Pin short-circuited to an adjacent pin (see Table 4-4) •
- Pin short-circuited to VIN (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Class | Failure Effects                                             |  |  |  |
|-------|-------------------------------------------------------------|--|--|--|
| A     | Potential device damage that affects functionality          |  |  |  |
| В     | No device damage, but loss of functionality                 |  |  |  |
| C     | No device damage, but performance degradation               |  |  |  |
| D     | No device damage, no impact to functionality or performance |  |  |  |

#### Table 4-1. TI Classification of Failure Effects

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Device used within the Recommended Operating Conditions and the Absolute Maximum Ratings found in the appropriate device data sheet.
- Configuration as shown in the Example Application Circuit found in the appropriate device data sheet.



## 4.1 LMR33630AP-Q1 and LMR33620AP-Q1

Figure 4-1 shows the LMR33630AP-Q1 and LMR33620AP-Q1 pin diagram for the VQFN package. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the appropriate device data sheet.



Figure 4-1. Pin Diagram



#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                                                       | Failure<br>Effect<br>Class |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1,11    | No effect                                                                                                                                                                                                        | D                          |
| VIN      | 2,10    | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                                                     | А                          |
|          |         | No effect if this pin is not used by customer.                                                                                                                                                                   | D                          |
| N/C      | 3       | When used to route the SW node to connect CBOOT (as recommended), damage to internal power FETs and other internal circuits.                                                                                     | А                          |
| BOOT     | 4       | Damage to internal circuits                                                                                                                                                                                      | Α                          |
| VCC      | 5       | Fault mode will shut device off                                                                                                                                                                                  | В                          |
| AGND     | 6       | No effect                                                                                                                                                                                                        | D                          |
| FB       | 7       | The regulator will operate at maximum duty cycle. Output voltage will rise to nearly the input voltage (VIN) level. Possible damage to customer load and output stage components may occur. No effect on device. | В                          |
| PG       | 8       | Power good functionality will be lost.                                                                                                                                                                           | В                          |
| EN       | 9       | Loss of ENABLE functionality Device will remain in shutdown mode.                                                                                                                                                | В                          |
| SW       | 12      | Damage to internal power FETs and other internal circuits                                                                                                                                                        | Α                          |

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1,11    | With either one or both pins open, possible device damage.                                                | A                          |
| VIN      | 2,10    | With both pins open: loss of output voltage. With one pin open: possible device damage.                   | A                          |
|          |         | No effect if this pin is not used by customer.                                                            | D                          |
| N/C      | 3       | When used to route the SW node to connect CBOOT (as recommended), the effect is the same as open on pin 4 | В                          |
| BOOT     | 4       | Loss of output voltage regulation; low or no output voltage.                                              | В                          |
| VCC      | 5       | VCC LDO will be unstable. Loss of output voltage regulation and possible damage to internal circuits.     | A                          |
| AGND     | 6       | Loss of output voltage regulation. Possible damage to internal circuits.                                  | Α                          |
| FB       | 7       | Loss of output voltage regulation. Output voltage may rise or fall outside of intended regulation window. | В                          |
| PG       | 8       | PG functionality will be lost.                                                                            | В                          |
| EN       | 9       | Loss of ENABLE functionality. Erratic operation; probable loss of regulation.                             | В                          |
| SW       | 12      | Loss of output voltage.                                                                                   | В                          |

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                                                                                                       | Failure<br>Effect<br>Class |
|----------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1       | VIN        | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                                                     | A                          |
|          |         |            | No effect if this pin is not used by customer.                                                                                                                                                                   | D                          |
| VIN      | 2       | N/C        | When used to route the SW node to connect CBOOT (as recommended),<br>the output voltage will rise to nearly the level of VIN. Customer load will be<br>damaged. Possible damage to device                        | A                          |
|          |         |            | No effect if this pin is not used by customer.                                                                                                                                                                   | D                          |
| N/C      | 3       | BOOT       | When used to route the SW node to connect CBOOT (as recommended), damage to internal circuits. No output voltage will be produced.                                                                               | А                          |
| BOOT     | 4       | VCC        | Loss of output regulation, possible damage to internal circuits                                                                                                                                                  | А                          |
| VCC      | 5       | AGND       | Fault mode will shut device off                                                                                                                                                                                  | В                          |
| AGND     | 6       | FB         | The regulator will operate at maximum duty cycle. Output voltage will rise to nearly the input voltage (VIN) level. Possible damage to customer load and output stage components may occur. No effect on device. | В                          |
| FB       | 7       | PG         | Erratic operation; probable loss of regulation. Possible output voltage increase and damage to customer load.                                                                                                    | В                          |
| PG       | 8       | EN         | Erratic operation; probable loss of regulation.                                                                                                                                                                  | В                          |
| EN       | 9       | VIN        | This is a valid connection for the EN input. Enable functionality will be lost; the device will remain on.                                                                                                       | В                          |
| VIN      | 10      | PGND       | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                                                     | A                          |
| PGND     | 11      | SW         | Damage to internal power FETs and other internal circuits                                                                                                                                                        | А                          |

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to VIN

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                          | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| PGND     | 1,11    | Device will not operate. No output voltage will be generated. Output capacitors will discharge through input short. Large reverse current may damage device.                        | А                          |
| VIN      | 2,10    | No effect.                                                                                                                                                                          | D                          |
|          |         | No effect if this pin is not used by customer.                                                                                                                                      | D                          |
| N/C      | C 3     | When used to route the SW node to connect CBOOT (as recommended), the output voltage will rise to nearly the level of VIN. Customer load will be damaged. Possible damage to device | A                          |
| BOOT     | 4       | Damage to internal circuits                                                                                                                                                         | A                          |
| VCC      | 5       | Damage to internal circuits for VIN > 5.5V                                                                                                                                          | A                          |
| AGND     | 6       | Possible damage to internal circuits or package                                                                                                                                     | A                          |
| FB       | 7       | Damage to internal circuits will occur for VIN > 5.5V                                                                                                                               | A                          |
| PG       | 8       | Damage to internal circuits.                                                                                                                                                        | A                          |
| EN       | 9       | No damage to device. Loss of ENABLE functionality.                                                                                                                                  | В                          |
| sw       | 12      | The output voltage will rise to nearly the level of VIN. Customer load will be damaged. Possible damage to device                                                                   | А                          |



## **5 Revision History**

| С | hanges from Revision B (December 2020) to Revision C (March 2024)                          | Page |
|---|--------------------------------------------------------------------------------------------|------|
| • | Changed SW output to No output voltage in Section 3 section                                | 5    |
| • | Changed SW output not in specification to Output not in specification in Section 3 section |      |
| • | Corrected typo in Section 3 section                                                        | 5    |

| Changes from Revision A (May 2020) to Revision B (December 2020) |                   | Page |
|------------------------------------------------------------------|-------------------|------|
| •                                                                | Updated Table 2-1 | 3    |
| •                                                                | Added Table 2-2   | 3    |
| •                                                                | Updated Table 2-3 | 4    |
| •                                                                | Added Table 2-4   | 4    |

| Cł | hanges from Revision * (January 2020) to Revision A (May 2020) | Page |
|----|----------------------------------------------------------------|------|
| •  | Added pin FMEA information                                     | 6    |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated