SPRAD21I May 2022 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1 , AM62P , AM62P-Q1
CSIRX0 peripheral when not used has specific connection requirements for interface signals and power supplies.
For connecting the interface signals, power supplies (core and analog), see the Pin Connectivity Requirements section of the processor-specific data sheet.
When boundary scan function is used, CSIRX0 (CSIRX0 and DSITX0 for AM62Px) supplies (VDDA_CORE_CSIRX0 (DDA_CORE_CSI_DSI, VDDA_CORE_DSI_CLK for AM62Px) and VDDA_1P8_CSIRX0 (VDDA_1P8_CSI_DSI for AM62Px)) are recommended to be connected to the relevant (respective) supplies. Decoupling capacitors on the supply pins are recommended. Bulk capacitors and ferrites are optional.
When boundary scan function is not used (and DSITX0 interface is not used for AM62Px), the recommendation is to connect CSIRX0 (CSIRX0 and DSITX0 for AM62Px) supplies (VDDA_CORE_CSIRX0 (DDA_CORE_CSI_DSI, VDDA_CORE_DSI_CLK for AM62Px) and VDDA_1P8_CSIRX0 (VDDA_1P8_CSI_DSI for AM62Px)) to VSS through separate 0Ω resistors. Decoupling capacitors, bulk capacitors and ferrites can be deleted or depopulated.
CSI0_RXRCALIB resistor can be DNI when CSIRX0 interface is not used.