SPRAD21I May 2022 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1 , AM62P , AM62P-Q1
Refer OSPI/QSPI/SPI Board Design and Layout Guidelines section of the processor-specific data sheet. The section provides the PCB routing guidelines that is recommended to be followed when connecting OSPI, QSPI, or SPI memory devices.
The recommendation is to verify the loopback clock configuration. Different clock loopback configurations can be implemented using OSPI0_LBCLKO (OSPI0 Loopback Clock Output) and OSPI0_DQS (OSPI0 Data Strobe or Loopback Clock Input) signals. Refer the below diagrams in the OSPI/QSPI/SPI Board Design and Layout Guidelines section of processor-specific data sheet for information related to supported loopback configurations:
Processor DQS (or Loopback Clock input) is used along with the DS data strobe output of the attached memory device
The recommendation is to connect the DS (in case DS (Read Data Strobe) pin is available on the attached device) pin of the attached device to the OSPI0_DQS pin of the processor. The recommendation is to leave the OSPI0_LBCLKO pin unconnected when not used.
The recommendation is to configure the external loopback in case DS pin is not available on the attached device (Example: QSPI).
The recommendation is to connect the OSPI0_LBCLKO output pin of the processor to the OSPI0_DQS input pin of the processor (take note of the length matching requirements).
When External Loopback is not used, the recommendation is to leave the OSPI0_LBCLKO and OSPI0_DQS pins unconnected.
D0 and D1 pins of the processor OSPI0 interface is recommended to be connected to D0 and D1 pins of the OSPI/QSPI memory device to support legacy x1 commands. Swapping of the data bits is not allowed.