SPRAD21I May 2022 – September 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP , AM62A1-Q1 , AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1 , AM62D-Q1 , AM62P , AM62P-Q1
The processor family supports x1 peripheral instances MMC0. MMC0 supports 8-bit eMMC (MMC0 interface is compliant with the JEDEC eMMC electrical standard v5.1 (JESD84-B51)) interface. eMMC interface implemented internal to the processor is a dedicated hard macro PHY. The MUX MODE, DSIS, and MUX MODE AFTER RESET columns in the Pin Attributes (AMH Package) table of the processor-specific data sheet is blank since the pins (interface) are implemented with a hard macro PHY (does not support pin multiplexing).
Review eMMC related silicon errata AM62Px Sitara™ Processors Silicon Errata, Silicon Revision 1.0, 1.1. The recommendation is to provide provision to connect VDDA_0P85_DLL_MMC0, VDD_MMC0 and VDDR_CORE to the same supply source to support future enhancements (and maintain compatibility between current silicon revision used and the next coming silicon revisions). Refer above section: AM62Px of Core and Peripherals Supply.
For more information on eMMC memory interface HS400 support, see the following FAQ:
There are changes in the power supply pins ROC and naming to support HS400. Refer processor-specific data sheet for details.
For more information on eMMC memory interface, see the following FAQs:
For more information, refer to the MMC0 - eMMC Interface section of the processor-specific data sheet.