SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
McBSP module data transmit and error conditions generate two sets of interrupt signals. One set is used for the CPU and the other set is for DMA.
Figure 20-66 Transmit
Interrupt Generation
| McBSP Interrupt Signal |
Interrupt Flags |
Interrupt Enables in SPCR2 (XINTM Bits) |
Interrupt Enables |
Type of Interrupt | Interrupt Line |
|---|---|---|---|---|---|
| XINT | XRDY | 00 | XINTENA | Every word transmit | MXINT |
| EOBX | 01 | XINTENA | Every 16-channel block boundary | ||
| FSX | 10 | XINTENA | On every FSX | ||
| XSYNCERR | 11 | XINTENA | Frame sync error |