SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-194 lists the clock domain modes supported by the clock domain.
| NO_SLEEP | SW_SLEEP | SW_WKUP | HW_AUTO |
|---|---|---|---|
| Available | Available | Available | Available |
Table 3-195 lists the clock domain state transition control and status bits for the clock in this clock domain.
| Parameter Name | Control/Status Bit Field |
|---|---|
| VIDEO1_DPLL_CLK Clock Status | CM_DSS_CLKSTCTRL[10] CLKACTIVITY_VIDEO1_DPLL_CLK |
| VIDEO1_CLK Clock Control | CM_DSS_DSS_CLKCTRL[12] OPTFCLKEN_VIDEO1_CLK |
| DSS_GFCLK Clock Status | CM_DSS_CLKSTCTRL[9] CLKACTIVITY_DSS_GFCLK |
| DSSCLK Clock Control | CM_DSS_DSS_CLKCTRL[8] OPTFCLKEN_DSSCLK |
| HDMI_DPLL_CLK Clock Status | CM_DSS_CLKSTCTRL[11] CLKACTIVITY_HDMI_DPLL_CLK |
| HDMI_CLK Clock Control | CM_DSS_DSS_CLKCTRL[10] OPTFCLKEN_HDMI_CLK |
| HDMI_CEC_GFCLK Clock Control | CM_DSS_CLKSTCTRL[11] OPTFCLKEN_32KHZ_CLK |
| HDMI_PHY_GFCLK Clock Control | CM_DSS_DSS_CLKCTRL[9] OPTFCLKEN_48MHZ_CLK |
| BB2D_GFCLK Clock Control | CM_DSS_CLKSTCTRL[13] CLKACTIVITY_BB2D_GFCLK |
| DSS_L3_GICLK Clock Status | CM_DSS_CLKSTCTRL[8] CLKACTIVITY_DSS_L3_GICLK |
| DSS_L4_GICLK Clock Status | CM_DSS_CLKSTCTRL[15] CLKACTIVITY_DSS_L4_GICLK |
| HDMI_CEC_GFCLK Clock Status | CM_DSS_CLKSTCTRL[17] CLKACTIVITY_HDMI_CEC_GFCLK |
| HDMI_PHY_GFCLK Clock Status | CM_DSS_CLKSTCTRL[18] CLKACTIVITY_HDMI_PHY_GFCLK |
| Clock Domain State Transition Control | CM_DSS_CLKSTCTRL[1:0] CLKTRCTRL |