SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-164 lists the clock domain modes supported by the clock domain.
| NO_SLEEP | SW_SLEEP | SW_WKUP | HW_AUTO |
|---|---|---|---|
| Available | Available | Available | Available |
Table 3-165 lists the clock domain state transition control and status bits for the clock in this clock domain.
| Parameter Name | Control/Status Bit Field |
|---|---|
| USB_OTG_SS_REF_CLK Clock Status | CM_L3INIT_CLKSTCTRL[20] CLKACTIVITY_USB_OTG_SS_REF_CLK |
| L3INIT_480M_GFCLK Clock Status | CM_L3INIT_CLKSTCTRL[21] CLKACTIVITY_L3INIT_480M_GFCLK |
| USB_DPLL_HS_CLK Clock Status | CM_L3INIT_CLKSTCTRL[13] CLKACTIVITY_USB_DPLL_HS_CLK |
| USB_DPLL_CLK Clock Status | CM_L3INIT_CLKSTCTRL[12] CLKACTIVITY_USB_DPLL_CLK |
| L3INIT_48M_GFCLK Clock Statuss | CM_L3INIT_CLKSTCTRL[11] CLKACTIVITY_L3INIT_48M_GFCLK |
| L3INIT_32K_GFCLK Clock Status | CM_L3INIT_CLKSTCTRL[23] CLKACTIVITY_L3INIT_32K_GFCLK |
| MMC1_GFCLK Clock Status | CM_L3INIT_CLKSTCTRL[15] CLKACTIVITY_MMC1_GFCLK |
| MMC1_32K_GFCLK Optional functional clock control | CM_L3INIT_MMC1_CLKCTRL[8] OPTFCLKEN_32K_CLK |
| MMC2_GFCLK Clock Status | CM_L3INIT_CLKSTCTRL[16] CLKACTIVITY_MMC2_GFCLK |
| MMC2_32K_GFCLK Optional functional clock control | CM_L3INIT_MMC2_CLKCTRL[8] OPTFCLKEN_32K_CLK |
| SATA_REF_GFCLK Clock Status | CM_L3INIT_CLKSTCTRL[24] CLKACTIVITY_SATA_REF_GFCLK |
| L3INIT_L3_GICLK Clock Status | CM_L3INIT_CLKSTCTRL[8] CLKACTIVITY_L3INIT_L3_GICLK |
| L3INIT_L4_GICLK Clock Status | CM_L3INIT_CLKSTCTRL[9] CLKACTIVITY_L3INIT_L4_GICLK |
| L3INIT_USB_LFPS_TX_GFCLK Clock Status | CM_L3INIT_CLKSTCTRL[10] CLKACTIVITY_L3INIT_USB_LFPS_TX_GFCLK |
| L3INIT_960M_GFCLK Clock Status | CM_L3INIT_CLKSTCTRL[22] CLKACTIVITY_L3INIT_960M_GFCLK |
| COREAON_32K_GFCLK Clock Status | CM_COREAON_CLKSTCTRL[12] CLKACTIVITY_COREAON_32K_GFCLK |
| COREAON_32K_GFCLK Clock Control | CM_COREAON_USB_PHY1_CORE_CLKCTRL[8] OPTFCLKEN_CLK32K |
| COREAON_32K_GFCLK Clock Control | CM_COREAON_USB_PHY2_CORE_CLKCTRL[8] OPTFCLKEN_CLK32K |
| COREAON_32K_GFCLK Clock Control | CM_COREAON_USB_PHY3_CORE_CLKCTRL[8] OPTFCLKEN_CLK32K |
| ABE_GICLK Clock Status | CM_COREAON_CLKSTCTRL[16] CLKACTIVITY_ABE_GICLK |
| Clock Domain State Transition Control | CM_COREAON_CLKSTCTRL[1:0] CLKTRCTRL |
| MLB_SHB_L3_GICLK Clock Status | CM_L3INIT_CLKSTCTRL[17] CLKACTIVITY_MLB_SHB_L3_GICLK |
| MLB_SPB_L4_GICLK Clock Status | CM_L3INIT_CLKSTCTRL[18] CLKACTIVITY_MLB_SPB_L4_GICLK |
| MLB_SYS_L3_GFCLK Clock Status | CM_L3INIT_CLKSTCTRL[19] CLKACTIVITY_MLB_SYS_L3_GFCLK |
| Clock Domain State Transition Control | CM_L3INIT_CLKSTCTRL[1:0] CLKTRCTRL |