SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-219 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
| Module | Clock | Clock Type |
|---|---|---|
| L3_MAIN1 interconnect | L3MAIN1_L3_GICLK | Interface |
| L3MAIN1_L4_GICLK | Interface | |
| GPMC | L3MAIN1_L3_GICLK | Interface |
| OCMC_RAM1 | L3MAIN1_L3_GICLK | Interface(1) |
| VCP1 | L3MAIN1_L3_GICLK | Interface |
| VCP2 | L3MAIN1_L3_GICLK | Interface |
| MMU_EDMA | L3MAIN1_L3_GICLK | Interface(1) |
| MMU_PCIESS | L3MAIN1_L3_GICLK | Interface(1) |
| EDMA_TPCC | L3MAIN1_L3_GICLK | Interface |
| EDMA_TC0 | L3MAIN1_L3_GICLK | Interface |
| EDMA_TC1 | L3MAIN1_L3_GICLK | Interface |
Table 3-220 lists the supported wake-up request generation capability for each module of the clock domain.
| Module | Wake-Up Feature |
|---|---|
| L3_MAIN1 interconnect | None |
| GPMC | None |
| OCMC_RAM1 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ) |
| VCP1 | None |
| VCP2 | None |
| MMU_EDMA | None |
| MMU_PCIESS | None |
| EDMA_TPCC | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ) |
| EDMA_TC0 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ)/ Master wake-up request |
| EDMA_TC1 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ)/ Master wake-up request |
Table 3-221 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Clock-Management Protocol | Status Bit Field | Role |
|---|---|---|---|
| L3_MAIN1 interconnect | Slave | CM_L3MAIN1_L3_MAIN_1_CLKCTRL[17:16] IDLEST | Idle status |
| GPMC | Slave | CM_L3MAIN1_GPMC_CLKCTRL[17:16] IDLEST | Idle status |
| OCMC_RAM1 | Slave | CM_L3MAIN1_OCMC_RAM1_CLKCTRL[17:16] IDLEST | Idle status |
| VCP1 | Slave | CM_L3MAIN1_VCP1_CLKCTRL[17:16] IDLEST | Idle status |
| VCP2 | Slave | CM_L3MAIN1_VCP2_CLKCTRL[17:16] IDLEST | Idle status |
| MMU_EDMA | Slave | CM_L3MAIN1_MMU_EDMA_CLKCTRL[17:16] IDLEST | Idle status |
| MMU_PCIESS | Slave | CM_L3MAIN1_MMU_PCIESS_CLKCTRL[17:16] IDLEST | Idle status |
| EDMA_TPCC | Slave | CM_L3MAIN1_TPCC_CLKCTRL[17:16] IDLEST | Idle status |
| EDMA_TC0 | Master/slave | CM_L3MAIN1_TPTC1_CLKCTRL[18] STBYST | Standby status |
| CM_L3MAIN1_TPTC1_CLKCTRL[17:16] IDLEST | Idle status | ||
| EDMA_TC1 | Master/slave | CM_L3MAIN1_TPTC2_CLKCTRL[18] STBYST | Standby status |
| CM_L3MAIN1_TPTC2_CLKCTRL[17:16] IDLEST | Idle status |
Table 3-222 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
| Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
|---|---|---|---|---|---|
| L3_MAIN1 interconnect | N/A | Available | N/A | CM_L3MAIN1_L3_MAIN_1_CLKCTRL[1:0] MODULEMODE | Read only |
| GPMC | Available | Available | N/A | CM_L3MAIN1_GPMC_CLKCTRL [1:0] MODULEMODE | Read/write |
| OCMC_RAM1 | N/A | Available | N/A | CM_L3MAIN1_OCMC_RAM1_CLKCTRL [1:0] MODULEMODE | Read only |
| VCP1 | N/A | Available | N/A | CM_L3MAIN1_VCP1_CLKCTRL[1:0] MODULEMODE | Read only |
| VCP2 | N/A | Available | N/A | CM_L3MAIN1_VCP2_CLKCTRL[1:0] MODULEMODE | Read only |
| MMU_EDMA | N/A | Available | N/A | CM_L3MAIN1_MMU_EDMA_CLKCTRL[1:0] MODULEMODE | Read only |
| MMU_PCIESS | N/A | Available | N/A | CM_L3MAIN1_MMU_PCIESS_CLKCTRL[1:0] MODULEMODE | Read only |
| EDMA_TPCC | N/A | Available | N/A | CM_L3MAIN1_TPCC_CLKCTRL[1:0] MODULEMODE | Read only |
| EDMA_TC0 | Available | Available | N/A | CM_L3MAIN1_TPTC1_CLKCTRL[1:0] MODULEMODE | Read/write |
| EDMA_TC1 | Available | Available | N/A | CM_L3MAIN1_TPTC2_CLKCTRL[1:0] MODULEMODE | Read/write |