SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Enhanced GPIO. The other functional mode setting for PRUs EGPIOs at PRU-ICSS top registers level are:
PRU 0/1 cores IRAM and DRAM parity error events: PRUSS_ISRP (raw status), PRUSS_ISP (interrupt status) and PRUSS_IESP (interrupt enable) and PRUSS_IECP (interrupt clear) registers.
PRU 0/1 cores IRAM and DRAM parity error events: PRUSS_ISRP (raw status), PRUSS_ISP (interrupt status) and PRUSS_IESP (interrupt enable) and PRUSS_IECP (interrupt clear) registers.
Enable address offset ("-0x0008_0000") feature individually per PRU0 and PRU1 master ports in the PRUSS_PMAO register in case of accessing peripherals located in the PRU-ICSS space.
PRUSS_MII_RT_CFG interrupts mapping to PRUSS_INTC is enabled in the PRUSS_MII_RT register
PRUs scratchpad (SPAD) memory priority and configuration related bits are located in the PRUSS_SPP register.