SPRUHZ7K August 2015 – April 2024 AM5706 , AM5708 , AM5716 , AM5718 , AM5718-HIREL
Table 3-294 lists the clock domain modes supported by the clock domain.
| NO_SLEEP | SW_SLEEP | SW_WKUP | HW_AUTO |
|---|---|---|---|
| Available | Available | Available | Available |
Table 3-295 lists the clock domain state transition control and status bits for the clock in this clock domain.
| Parameter Name | Control/Status Bit Field |
|---|---|
| PCIE_L3_GICLK Clock Status | CM_PCIE_CLKSTCTRL[8] CLKACTIVITY_PCIE_L3_GICLK |
| PCIE_PHY_GCLK Clock Status | CM_PCIE_CLKSTCTRL[9] CLKACTIVITY_PCIE_PHY_GCLK |
| PCIE_PHY_DIV_GCLK Clock Status | CM_PCIE_CLKSTCTRL[10] CLKACTIVITY_PCIE_PHY_DIV_GCLK |
| PCIE_REF_GFCLK Clock Status | CM_PCIE_CLKSTCTRL[11] CLKACTIVITY_PCIE_REF_GFCLK |
| PCIE_SYS_GFCLK Clock Status | CM_PCIE_CLKSTCTRL[12] CLKACTIVITY_PCIE_SYS_GFCLK |
| PCIE_32K_GFCLK Clock Status | CM_PCIE_CLKSTCTRL[13] CLKACTIVITY_PCIE_32K_GFCLK |
| Clock Domain State Transition Control | CM_PCIE_CLKSTCTRL[1:0] CLKTRCTRL |