SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
This section describes module integration in the device, including information about clocks, resets, and hardware requests.
Figure 21-2 shows the Spinlock integration.
Figure 21-2 Spinlock IntegrationFor more information about the Slave idle protocol and the wake-up request, see Module-Level Clock Management, in Power, Reset, and Clock Management.
Table 21-1 and Table 21-2 summarize the integration of the module in the device.
| Module Instance | Attributes | |
| Power Domain | Interconnect | |
| SPINLOCK | PD_COREAON | L4_CFG |
| Clocks | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| SPINLOCK | SPINLOCK_ICLK | L4CFG_L3_GICLK | PRCM | Spinlock interface/functional clock. This clock is used for all interface and functional operations. |
| Resets | ||||
| Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
| SPINLOCK | SPINLOCK_RST | CORE_RET_RST | PRCM | Spinlock hardware reset. This reset is asynchronously applied to the Spinlock internal registers. |
The Spinlock module does not support any interrupt and DMA requests.