SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This register controls the RevMII operations for the MAC and enables the RevMII modes.
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5:0 |
|---|---|---|---|---|---|---|---|---|---|---|
| REV RST |
REV LPBCK |
REV SSL |
REV ANEN |
REV PWRDN |
REV ISOL |
REV REAN |
REV DM |
REV COLTST |
REV SSH |
Rsvd |
| Field | Name | Description | Reset | Access |
|---|---|---|---|---|
| 15 | REVRST | Reset | 0 | R_W_SC |
| When this bit is set, the bit configures the PHY Control register to the default values. This bit is cleared after the reset operation is complete. | ||||
| 14 | REVLPBCK | Loopback | 0 | R/W |
| When this bit is set, the bit enables the loopback mode. When this bit is reset, the bit disables the loopback mode. | ||||
| 13 | REVSSL | Speed Selection (LSB) | 0 | R/W |
| This bit along with Bit 6 (MSB) indicates the link speed. | ||||
| Bit 6 | Bit 13 | Speed | ||||
| 1 | 1 | Reserved | ||||
| 1 | 0 | Reserved | ||||
| 0 | 1 | 100Mbps | ||||
| 0 | 0 | 10Mbps | ||||
| When you select 10/100Mbps as the Mode of Operation, the reset value of this bit is 1. | ||||
| 12 | REVANEN | Auto-Negotiation Enable | 0 | RO |
| This bit is not used in RevMII. | ||||
| 11 | REVPWRDN | Power Down | 0 | R/W |
| When this bit is set, the bit enables the power down mode. When this bit is reset, the bit disables the power-down mode. | ||||
| 10 | REVISOL | Isolate | 0 | R/W |
| When this bit is set, the bit enables the isolate mode. When this bit is reset, the bit disables the isolate mode. | ||||
| 9 | REVREAN | Restart Auto-Negotiation | 0 | RO |
| This bit is not used in RevMII. | ||||
| 8 | REVDM | Duplex Mode | 0 | R/W |
| When this bit is set, the bit configures the RevMII PHY for the full-duplex operation. When this bit is reset, the bit configures the RevMII PHY for the half-duplex operation. When you select the Disable Half-Duplex Operation option, the reset value of this bit is 1. | ||||
| 7 | REVCOLTST | Collision Test | 0 | R/W |
| When this bit is set, the bit enables the collision test mode. When this bit is reset, the bit disables the collision test mode. | ||||
| 6 | REVSSH | Speed Selection (MSB) | 1 | R/W |
| When set, this bit along with Bit 6 (LSB) indicates the link speed. For more information, see REVSSL.When you select 10/100Mbps as the Mode of Operation, the reset value of this bit is 0. | ||||
| 5-0 | Rsvd | Reserved | 0 | RO |