SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The CTRL_MMR0 registers which provide control and status information for the EHRPWM/EQEP modules are shown in Table 5-23.
| Register Name | Description | Associated Functionality Described in: |
|---|---|---|
| CTRLMMR_EPWM0_CTRL | Time base clock, source of PWM synchronization input and other controls for the EHRPWMx(1) module | EPWM(1) Modules Time Base Clock Gating and Daisy-Chain Connectivity between EPWM Modules in Enhanced Pulse Width Modulation (EPWM) Module |
| CTRLMMR_EPWM1_CTRL | ||
| CTRLMMR_EPWM2_CTRL | ||
| CTRLMMR_EPWM3_CTRL | ||
| CTRLMMR_EPWM4_CTRL | ||
| CTRLMMR_EPWM5_CTRL | ||
| CTRLMMR_SOCA_SEL | Start of Conversion output source | ADC start of conversion signals (PWM_SOCA and PWM_SOCB) in Enhanced Pulse Width Modulation (EPWM) Module |
| CTRLMMR_SOCB_SEL | ||
| CTRLMMR_EQEP_STAT | Provides EQEPx phase error status information | EPWM Integration Device Specific EQEP Features in Enhanced Quadrature Encoder Pulse (EQEP) Module |